EEWORLDEEWORLDEEWORLD

Part Number

Search

IS43R86400E-6TLI-TR

Description
DRAM DDR,512M,2.5V,RoHs 166MHz,64Mx8, IT
Categorystorage   
File Size989KB,34 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric View All

IS43R86400E-6TLI-TR Online Shopping

Suppliers Part Number Price MOQ In stock  
IS43R86400E-6TLI-TR - - View Buy Now

IS43R86400E-6TLI-TR Overview

DRAM DDR,512M,2.5V,RoHs 166MHz,64Mx8, IT

IS43R86400E-6TLI-TR Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerISSI(Integrated Silicon Solution Inc.)
Product CategoryDRAM
RoHSDetails
TypeSDRAM - DDR1
Package / CaseTSOP-66
PackagingReel
Moisture SensitiveYes
Factory Pack Quantity1500
IS43R86400E
IS43/46R16320E, IS43/46R32160E
16Mx32, 32Mx16, 64Mx8
512Mb DDR SDRAM
FEATURES
VDD and VDDQ: 2.5V ± 0.2V (-5, -6)
VDD and VDDQ: 2.5V ± 0.1V (-4)
SSTL_2 compatible I/O
Double-data rate architecture; two data transfers
per clock cycle
Bidirectional, data strobe (DQS) is transmitted/
received with data, to be used in capturing data
at the receiver
DQS is edge-aligned with data for READs and
centre-aligned with data for WRITEs
Differential clock inputs (CK and CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge;
data and data mask referenced to both edges of
DQS
Four internal banks for concurrent operation
Data Mask for write data. DM masks write data
at both rising and falling edges of data strobe
Burst Length: 2, 4 and 8
Burst Type: Sequential and Interleave mode
Programmable CAS latency: 2, 2.5 and 3
Auto Refresh and Self Refresh Modes
Auto Precharge
APRIL 2015
DEVICE OVERVIEW
ISSI’s 512-Mbit DDR SDRAM achieves high speed data
transfer using pipeline architecture and two data word
accesses per clock cycle. The 536,870,912-bit memory
array is internally organized as four banks of 128Mb to
allow concurrent operations. The pipeline allows Read
and Write burst accesses to be virtually continuous, with
the option to concatenate or truncate the bursts. The
programmable features of burst length, burst sequence
and CAS latency enable further advantages. The device
is available in 8-bit, 16-bit and 32-bit data word size
Input data is registered on the I/O pins on both edges
of Data Strobe signal(s), while output data is referenced
to both edges of Data Strobe and both edges of CLK.
Commands are registered on the positive edges of CLK.
An Auto Refresh mode is provided, along with a Self
Refresh mode. All I/Os are SSTL_2 compatible.
ADDRESS TABLE
Parameter
Configuration
16M x 32
4M x 32 x 4
banks
32M x 16
8M x 16 x 4
banks
BA0, BA1
A10/AP
64M x 8
16M x 8 x 4
banks
BA0, BA1
A10/AP
Bank Address BA0, BA1
Pins
Autoprecharge
A8/AP
Pins
Row Address
Column
Address
8K(A0 – A12)
512(A0 – A7,
A9)
OPTIONS
• Configuration(s):
16Mx32
32Mx16
64Mx8
• Package(s):
144 Ball BGA (x32)
66-pin TSOP-II (x8, x16) and 60 Ball BGA (x8, x16)
• Lead-free package available
• Temperature Range:
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
Automotive, A1 (-40°C to +85°C)
Automotive, A2 (-40°C to +105°C)
8K(A0 – A12) 8K(A0 – A12)
1K(A0 – A9)
2K(A0 – A9,
A11)
8K / 64ms
8K / 16ms
Refresh Count
Com./Ind./A1
8K / 64ms
A2
8K / 16ms
8K / 64ms
8K / 16ms
KEY TIMING PARAMETERS
Speed Grade
-4
x8, x16
only
-5
-6
Units
F
ck
Max CL = 3
F
ck
Max CL = 2.5
F
ck
Max CL = 2
250
167
133
200
167
133
167
167
133
MHz
MHz
MHz
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc.
Rev. A
4/13/2015
1
What is the principle of constant current source to achieve multi-channel output?
I want to make an LED driver power supply with five outputs. When discussing the plan, the instructor approved the use of a constant current source to achieve multiple outputs, and each output should ...
jchy_128 Analogue and Mixed Signal
Why does WinCE only display black and white but no color when using double buffering to draw?
rt, is there any solution? Thanks...
autodut Embedded System
Purgatory Legend-FIFO Battle
[align=left]FIFO is the abbreviation of First Input First Output, a first-in-first-out queue. It is a traditional sequential execution method and a first-in-first-out data buffer. The difference betwe...
梦翼师兄 FPGA/CPLD
It tells me that the version is low, how can I break it?
My version is the latest one on the official website, why does this appear when I choose to download? Please help me check...
limuzi20 Renesas Electronics MCUs
Overview of “One-Stop” Transmission
The so-called "one-line connection" refers to the use of one cable in the TV monitoring system to transmit images, sounds, power, and control signals of the PTZ lens, and to ensure two-way transmissio...
电烙铁6号 Industrial Control Electronics
Detailed explanation of M16 fuse
Detailed explanation of M16 fuse...
bbssr MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 634  1467  2866  1593  2617  13  30  58  33  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号