EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R0429902QYX

Description
FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288
CategoryProgrammable logic   
File Size925KB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962R0429902QYX Overview

FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288

5962R0429902QYX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionCERAMIC, QFP-288
Contacts288
Reach Compliance Codeunknown
Is SamacsysN
Base Number Matches1
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
June 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA,208 PQFP, 280 PBGA, 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
【TI's First Low Power Design Competition】【Ultra-Low Power Cycling Table】 Final Chapter
[i=s]This post was last edited by mark86739851 on 2014-12-31 12:13[/i] [size=4] The work has finally come to an end. Although it is not very technically difficult, I have become familiar with the FR s...
mark86739851 Microcontroller MCU
Should questions about the eZ430-Chronos watch be posted in this section?
[color=#444444][font=Tahoma,]Can someone please share some test program for the communication between the host computer and the watch? The simpler the better. I can't understand the official program.[...
lidonglei1 Wireless Connectivity
Forward a document: Answers to ADI amplifier application questions
Forward a document: Answers to ADI amplifier application questions...
黄智伟 Electronics Design Contest
RE radiation disturbance problem
I have a question. I am currently working on a project. The laboratory tested RE (radiated interference) and found that the power exceeded the standard, ranging from 30M to 1Ghz. This project has WIFI...
elec32156 RF/Wirelessly
What is the difference between XL2596 and LM2596? Which IC is more practical and has a better cost performance?
What is the difference between XL2596 and LM2596? Which IC is more practical and has a better cost performance?...
hk7744 MCU
Design method of via cover and non-cover green paint in Altium Designer
To illustrate the problem, let's take a look at the following two vias.[b] The picture above shows a via without a green cap. Let's look at the 3D image. [/b][b] You can see that neither of them is co...
qwqwqw2088 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1769  1343  1181  1188  654  36  28  24  14  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号