EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61NVF102418-6.5B3

Description
512K X 36 ZBT SRAM, 6.5 ns, PBGA165
Categorystorage   
File Size452KB,35 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61NVF102418-6.5B3 Overview

512K X 36 ZBT SRAM, 6.5 ns, PBGA165

IS61NVF102418-6.5B3 Parametric

Parameter NameAttribute value
maximum clock frequency133 MHz
Number of functions1
Number of terminals165
Minimum operating temperature-40 Cel
Maximum operating temperature85 Cel
Rated supply voltage3.3 V
Minimum supply/operating voltage3.14 V
Maximum supply/operating voltage3.46 V
Processing package description13 X 15 MM, PLASTIC, BGA-165
each_compliYes
stateActive
sub_categorySRAMs
ccess_time_max6.5 ns
i_o_typeCOMMON
jesd_30_codeR-PBGA-B165
jesd_609_codee0
storage density1.89E7 bi
Memory IC typeZBT SRAM
memory width36
moisture_sensitivity_levelNOT SPECIFIED
Number of digits524288 words
Number of digits512K
operating modeSYNCHRONOUS
organize512KX36
Output characteristics3-STATE
Packaging MaterialsPLASTIC/EPOXY
ckage_codeTBGA
ckage_equivalence_codeBGA165,11X15,40
packaging shapeRECTANGULAR
Package SizeGRID ARRAY, THIN PROFILE
serial parallelPARALLEL
eak_reflow_temperature__cel_NOT SPECIFIED
wer_supplies__v_2.5/3.3,3.3
qualification_statusCOMMERCIAL
seated_height_max1.2 mm
standby_current_max0.0750 Am
standby_voltage_mi3.14 V
Maximum supply voltage0.5000 Am
surface mountYES
CraftsmanshipCMOS
Temperature levelINDUSTRIAL
terminal coatingTIN LEAD
Terminal formBALL
Terminal spacing1 mm
Terminal locationBOTTOM
ime_peak_reflow_temperature_max__s_NOT SPECIFIED
length15 mm
width13 mm
dditional_featureFLOW-THROUGH ARCHITECTURE
IS61NLF25672/IS61NVF25672
IS61NLF51236/IS61NVF51236
IS61NLF102418/IS61NVF102418
NOVEMBER 2013
256K x 72, 512K x 36 and 1M x 18
18Mb, FLOW THROUGH 'NO WAIT' STATE BUS SRAM
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single Read/Write control pin
• Clock controlled, registered address,
data and control
DESCRIPTION
The 18 Meg 'NLF/NVF' product family feature high-speed,
low-power synchronous static RAMs designed to provide
a burstable, high-performance, 'no wait' state, device
for networking and communications applications. They
are organized as 256K words by 72 bits, 512K words
by 36 bits and 1M words by 18 bits, fabricated with
ISSI
's
advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the ADV
input. When the ADV is HIGH the internal burst counter
is incremented. New external addresses can be loaded
when ADV is LOW.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock inputs and when
WE is LOW.
Separate byte enables allow individual bytes to be written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
• Interleaved or linear burst sequence control us-
ing MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE
pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 165-ball PBGA and 209-
ball (x72) PBGA packages
• Power supply:
NVF: V
dd
2.5V (± 5%), V
ddq
2.5V (± 5%)
NLF: V
dd
3.3V (± 5%), V
ddq
3.3V/2.5V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
6.5
6.5
7.5
133
7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liabil-
ity arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any
published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. E
10/25/2013
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2007  2426  1352  2731  76  41  49  28  55  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号