EEWORLDEEWORLDEEWORLD

Part Number

Search

531NC564M000DGR

Description
LVDS Output Clock Oscillator, 564MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531NC564M000DGR Overview

LVDS Output Clock Oscillator, 564MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NC564M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency564 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Single chip microcomputer driven solenoid valve
A pull-up resistor should be added to one section of the microcontroller, and then combined with this diagram, it can drive a 300mA solenoid valve (power is 3.5w, voltage is 12V). I [img]c:/51 driving...
junweisteven Embedded System
How to implement mobile phone function in WinCE6R2
Dear brothers, we use PXA303+Wince6R2 to realize the handheld device, and use SimCom300D module as the mobile phone and communication module. Please teach me how to realize: 1. Make and receive calls ...
cyu02 Embedded System
Could you please tell me the process of calling the touch screen function DdsiTouchPanelGetPoint?
Under what circumstances is the touch screen function DdsiTouchPanelGetPoint called? Is it called after the user presses the touch screen, generating an interrupt? After my NK is running, I haven't pr...
piaoxuwjx Embedded System
Problems encountered in FPGA filter design (experience sharing)
[i=s]This post was last edited by rowen800 on 2015-3-20 16:50[/i] I have been working on implementing digital down-conversion in FPGA recently. Today, I encountered some problems when designing FIR fi...
rowen800 FPGA/CPLD
【Reference Design】19W Single-Stage ACDC LED Driver for T8T10 Fluorescent Lamp Replacement
This reference design (PMP4301) is a single-stage power factor corrected LED driver using the Texas Instruments UCC28810 LED lighting power controller. The LED applications focus on fluorescent tube r...
EEWORLD社区 Analogue and Mixed Signal
Baosteel inverter application 2
3. Superficial evaluationAC motor variable frequency speed regulation technology has developed rapidly thanks to the high development of power electronics and microelectronics technology. Its applicat...
beh Industrial Control Electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2824  981  1174  1388  685  57  20  24  28  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号