EEWORLDEEWORLDEEWORLD

Part Number

Search

5SGXEB6R1F40C2LN

Description
FPGA - Field Programmable Gate Array FPGA - Stratix V GX 2660 LABS 432 IOs
Categorysemiconductor    Programmable logic devices   
File Size812KB,23 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Environmental Compliance
Download Datasheet Parametric View All

5SGXEB6R1F40C2LN Online Shopping

Suppliers Part Number Price MOQ In stock  
5SGXEB6R1F40C2LN - - View Buy Now

5SGXEB6R1F40C2LN Overview

FPGA - Field Programmable Gate Array FPGA - Stratix V GX 2660 LABS 432 IOs

5SGXEB6R1F40C2LN Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIntel
Product CategoryFPGA - Field Programmable Gate Array
Shipping RestrictionsThis product may require additional documentation to export from the United States.
RoHSDetails
ProductStratix V GX
Number of Logic Elements597000
Number of Logic Array Blocks - LABs225400
Number of I/Os432 I/O
Operating Supply Voltage850 mV
Minimum Operating Temperature0 C
Maximum Operating Temperature+ 70 C
Mounting StyleSMD/SMT
Package / CaseFBGA-1517
PackagingTray
Data Rate14.1 Gb/s
Embedded Block RAM - EBR6.88 Mbit
Moisture SensitiveYes
Number of Transceivers66 Transceiver
Factory Pack Quantity21
Total Memory58.88 Mbit
2015.10.01
Stratix V Device Overview
Subscribe
Send Feedback
SV51001
Altera’s 28-nm Stratix
®
V FPGAs include innovations such as an enhanced core architecture, integrated
transceivers up to 28.05 gigabits per second (Gbps), and a unique array of integrated hard intellectual
property (IP) blocks.
With these innovations, Stratix V FPGAs deliver a new class of application-targeted devices optimized for:
• Bandwidth-centric applications and protocols, including PCI Express
®
(PCIe
®
) Gen3
• Data-intensive applications for 40G/100G and beyond
• High-performance, high-precision digital signal processing (DSP) applications
Stratix V devices are available in four variants (GT, GX, GS, and E), each targeted for a different set of
applications. For higher volume production, you can prototype with Stratix V FPGAs and use the low-
risk, low-cost path to HardCopy
®
V ASICs.
Related Information
Stratix V Device Handbook: Known Issues
Lists the planned updates to the
Stratix V Device Handbook
chapters.
Stratix V Family Variants
The Stratix V device family contains the GT, GX, GS, and E variants.
Stratix V GT
devices, with both 28.05-Gbps and 12.5-Gbps transceivers, are optimized for applications
that require ultra-high bandwidth and performance in areas such as 40G/100G/400G optical communica‐
tions systems and optical test systems. 28.05-Gbps and 12.5-Gbps transceivers are also known as GT and
GX channels, respectively.
Stratix V GX
devices offer up to 66 integrated transceivers with 14.1-Gbps data rate capability. These
transceivers also support backplane and optical interface applications. These devices are optimized for
high-performance, high-bandwidth applications such as 40G/100G optical transport, packet processing,
and traffic management found in wireline, military communications, and network test equipment
markets.
Stratix V GS
devices have an abundance of variable precision DSP blocks, supporting up to 3,926 18x18
or 1,963 27x27 multipliers. In addition, Stratix V GS devices offer integrated transceivers with 14.1-Gbps
data rate capability. These transceivers also support backplane and optical interface applications. These
devices are optimized for transceiver-based DSP-centric applications found in wireline, military,
broadcast, and high-performance computing markets.
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at
www.altera.com/common/legal.html.
Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
©
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134
EE_FPGA USB port driver
PL2303 Driver...
chenzhufly FPGA/CPLD
IO port clock setting problem
I would like to ask, (1) When I only use one IO port and it is used as input, should I enable the IO port when setting the clock? (2) If I do not enable the IO, can I set the IO speed? (3) The DAC of ...
mytostudy stm32/stm8
Omron E6A2
Does anyone know how to connect and use the Omron E6A2 cable? I didn't buy it on Taobao (I applied for it) so I can't find any information. Urgently needed...
萌新本体 DIY/Open Source Hardware
0
...
haimao Embedded System
Compilation problem "Error finding topmost directory containing dirs file"
本人第一次拿到代码,出现编译eroor: F:\WM615>build Build for Windows CE (Release) (Built on Oct 30 2007 18:01:44) File names: Build.log Build.wrn Build.err Build.dat BUILD: [Thrd:Sequence:Type] Message BUILD: [00:00...
zxd10000 Embedded System
Extended I/O, external bus read and write issues
The microcontroller is MC9S12DJ256, and CPLD is used for peripheral I/O expansion. How to program the microcontroller's external bus read and write? I checked the information and found few articles on...
lihao_123 NXP MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1881  157  1390  1013  1403  38  4  28  21  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号