EEWORLDEEWORLDEEWORLD

Part Number

Search

89HPES48H12ZABL

Description
PCI Interface IC PCIE 64-LANE 16 PORT SWIT
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size316KB,48 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

89HPES48H12ZABL Online Shopping

Suppliers Part Number Price MOQ In stock  
89HPES48H12ZABL - - View Buy Now

89HPES48H12ZABL Overview

PCI Interface IC PCIE 64-LANE 16 PORT SWIT

89HPES48H12ZABL Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeFCBGA
package instruction35 X 35 MM, 1 MM PITCH, FCBGA-1156
Contacts1156
Manufacturer packaging codeBL1156
Reach Compliance Codenot_compliant
ECCN codeEAR99
Other featuresALSO REQUIRES 3.3V SUPPLY
Address bus width
Bus compatibilityPCI
maximum clock frequency125 MHz
External data bus width
JESD-30 codeS-PBGA-B1156
JESD-609 codee0
length35 mm
Humidity sensitivity level4
Number of terminals1156
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA1156,34X34,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply1,3.3 V
Certification statusNot Qualified
Maximum seat height3.42 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width35 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
Base Number Matches1
48-Lane 12-Port PCI Express®
System Interconnect Switch
®
89HPES48H12
Data Sheet
Device Overview
The 89HPES48H12 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions. The PES48H12 is a 48-lane, 12-port
system interconnect switch optimized for PCI Express packet switching
in high-performance applications, supporting multiple simultaneous
peer-to-peer traffic flows. Target applications include servers, storage,
communications, and embedded systems.
Features
High Performance PCI Express Switch
– Twelve maximum switch ports
Six main ports each of which consists of 8 SerDes
Each x8 main port can further bifurcate to 2 x4-ports
– Forty-eight 2.5 Gbps embedded SerDes
Supports pre-emphasis and receive equalization on per-port
basis
– Delivers 192 Gbps (24 GBps) of aggregate switching capacity
– Low-latency cut-through switch architecture
– Support for Max Payload Size up to 2048 bytes
– Supports two virtual channels and eight traffic classes
– PCI Express Base Specification Revision 1.1 compliant
Flexible Architecture with Numerous Configuration Options
– Port arbitration schemes utilizing round robin algorithms
– Virtual channels arbitration based on priority
– Automatic per port link width negotiation to x8, x4, x2 or x1
– Supports automatic lane reversal on all ports
– Supports automatic polarity inversion on all lanes
– Supports locked transactions, allowing use with legacy soft-
ware
– Ability to load device configuration from serial EEPROM
– Ability to control device via SMBus
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates forty-eight 2.5 Gbps embedded full duplex SerDes,
8B/10B encoder/decoder (no separate transceivers needed)
Reliability, Availability, and Serviceability (RAS) Features
– Redundant upstream port failover capability
– Supports optional PCI Express end-to-end CRC checking
– Internal end-to-end parity protection on all TLPs ensures data
integrity even in systems that do not implement end-to-end
CRC (ECRC)
Block Diagram
x8/x4/x2/x1
x8/x4/x2/x1
x8/x4/x2/x1
SerDes
DL/Transaction Layer
SerDes
DL/Transaction Layer
SerDes
DL/Transaction Layer
Route Table
Port
Arbitration
12-Port Switch Core
Frame Buffer
Scheduler
DL/Transaction Layer
DL/Transaction Layer
DL/Transaction Layer
SerDes
SerDes
SerDes
x8/x4/x2/x1
x8/x4/x2/x1
x8/x4/x2/x1
48 PCI Express Lanes
Up to 6 x8 ports or 12 x4 Ports
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 48
2011 Integrated Device Technology, Inc.
October 3, 2011
DSC 6925

89HPES48H12ZABL Related Products

89HPES48H12ZABL 89HPES48H12ZABRI
Description PCI Interface IC PCIE 64-LANE 16 PORT SWIT PCI Interface IC PCIE 48-LANE 12 PORT SWITCH
Brand Name Integrated Device Technology Integrated Device Technology
Is it lead-free? Contains lead Contains lead
Is it Rohs certified? incompatible conform to
Parts packaging code FCBGA FCBGA
package instruction 35 X 35 MM, 1 MM PITCH, FCBGA-1156 35 X 35 MM, 1 MM PITCH, FCBGA-1156
Contacts 1156 1156
Manufacturer packaging code BL1156 BR1156
Reach Compliance Code not_compliant not_compliant
ECCN code EAR99 EAR99
Other features ALSO REQUIRES 3.3V SUPPLY ALSO REQUIRES 3.3V SUPPLY
Bus compatibility PCI PCI
maximum clock frequency 125 MHz 125 MHz
JESD-30 code S-PBGA-B1156 S-PBGA-B1156
JESD-609 code e0 e1
length 35 mm 35 mm
Humidity sensitivity level 4 4
Number of terminals 1156 1156
Maximum operating temperature 70 °C 85 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA
Encapsulate equivalent code BGA1156,34X34,40 BGA1156,34X34,40
Package shape SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) 225 245
power supply 1,3.3 V 1,3.3 V
Certification status Not Qualified Not Qualified
Maximum seat height 3.42 mm 3.42 mm
Maximum supply voltage 1.1 V 1.1 V
Minimum supply voltage 0.9 V 0.9 V
Nominal supply voltage 1 V 1 V
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL INDUSTRIAL
Terminal surface Tin/Lead (Sn/Pb) Tin/Silver/Copper (Sn/Ag/Cu)
Terminal form BALL BALL
Terminal pitch 1 mm 1 mm
Terminal location BOTTOM BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED 30
width 35 mm 35 mm
uPs/uCs/peripheral integrated circuit type BUS CONTROLLER, PCI BUS CONTROLLER, PCI
Base Number Matches 1 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1285  856  1062  607  2075  26  18  22  13  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号