EEWORLDEEWORLDEEWORLD

Part Number

Search

HY29DL163BT-70

Description
16 Megabit (2M x 8/1M x16) Low Voltage, Dual Bank, Simultaneous Read/Write Flash Memory
Categorystorage    storage   
File Size556KB,48 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Download Datasheet Parametric View All

HY29DL163BT-70 Overview

16 Megabit (2M x 8/1M x16) Low Voltage, Dual Bank, Simultaneous Read/Write Flash Memory

HY29DL163BT-70 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSK Hynix
Parts packaging codeTSOP
package instructionTSOP1, TSSOP48,.8,20
Contacts48
Reach Compliance Codecompli
ECCN codeEAR99
Maximum access time70 ns
Spare memory width8
startup blockBOTTOM
command user interfaceYES
Universal Flash InterfaceYES
Data pollingYES
JESD-30 codeR-PDSO-G48
JESD-609 codee0
length18.4 mm
memory density16777216 bi
Memory IC TypeFLASH
memory width16
Number of functions1
Number of departments/size8,31
Number of terminals48
word count1048576 words
character code1000000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP1
Encapsulate equivalent codeTSSOP48,.8,20
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3/3.3 V
Programming voltage3 V
Certification statusNot Qualified
ready/busyYES
Maximum seat height1.2 mm
Department size8K,64K
Maximum standby current0.000005 A
Maximum slew rate0.045 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitYES
typeNOR TYPE
width12 mm
HY29DL162/HY29DL163
16 Megabit (2M x 8/1M x16) Low Voltage,
Dual Bank, Simultaneous Read/Write Flash Memory
KEY FEATURES
n
Single Power Supply Operation
n
n
n
n
n
n
n
n
n
n
n
Read, program, and erase operations
from 2.7 to 3.6 V
Ideal for battery-powered applications
Simultaneous Read/Write Operations
Host system can program or erase in one
bank while simultaneously reading from any
sector in the other bank with zero latency
between read and write operations
High Performance
70 and 80 ns access time versions with
30pF load
90 and 120 ns access time versions with
100pF load
Ultra Low Power Consumption (Typical
Values)
Automatic sleep mode current: 200 nA
Standby mode current: 200 nA
Read current: 10 mA (at 5 MHz)
Program/erase current: 15 mA
Boot-Block Sector Architecture with 39
Sectors in Two Banks for Fast In-System
Code Changes
Secured Sector: An Extra 64 Kbyte Sector
that Can Be:
Factory locked and identifiable: 16 bytes
available for a secure, random factory-
programmed Electronic Serial Number
Customer lockable: Can be read, program-
med, or erased just like other sectors
Flexible Sector Architecture
Sector Protection allows locking of a
sector or sectors to prevent program or
erase operations within that sector
Temporary Sector Unprotect allows
changes in locked sectors (requires high
voltage on RESET# pin)
Automatic Erase Algorithm Erases Any
Combination of Sectors or the Entire Chip
Automatic Program Algorithm Writes and
Verifies Data at Specified Addresses
Compliant with Common Flash Memory
Interface (CFI) Specification
Minimum 100,000 Write Cycles per Sector
(1,000,000 cycles Typical)
Compatible with JEDEC Standards
Pinout and software compatible with
single-power supply Flash devices
Superior inadvertent write protection
n
Data# Polling and Toggle Bits
n
n
n
n
n
n
Provide software confirmation of completion
of program or erase operations
Ready/Busy# Pin
Provides hardware confirmation of
completion of program or erase operations
Erase Suspend
Suspends an erase operation to allow
programming data to or reading data from
a sector in the same bank
Erase Resume can then be invoked to
complete the suspended erasure
Hardware Reset Pin (RESET#) Resets the
Device to Reading Array Data
WP#/ACC Input Pin
Write protect (WP#) function allows
hardware protection of two outermost boot
sectors, regardless of sector protect status
Acceleration (ACC) function provides
accelerated program times
Fast Program and Erase Times
Sector erase time: 0.5 sec typical
Byte/Word program time utilizing
Acceleration function: 10 µs typical
Space Efficient Packaging
48-pin TSOP and 48-ball FBGA packages
LOGIC DIAGRAM
20
A[19:0]
DQ[7:0]
7
CE#
OE#
WE#
RESET#
BYTE#
DQ[14:8]
DQ[15]/A[-1]
WP#/ACC
RY/BY#
8
Preliminary
Revision 1.3, June 2001

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1273  2370  2709  1224  773  26  48  55  25  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号