EEWORLDEEWORLDEEWORLD

Part Number

Search

GS88118AD-200I

Description
512K x 18, 256K x 36 9Mb Synchronous Burst SRAMs
Categorystorage    storage   
File Size596KB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS88118AD-200I Overview

512K x 18, 256K x 36 9Mb Synchronous Burst SRAMs

GS88118AD-200I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instructionBGA,
Contacts165
Reach Compliance Codeunknow
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density9437184 bi
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
GS88118A(T/D)/GS88132A(D)/GS88136A(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard packages
512K x 18, 256K x 36
9Mb Synchronous Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88118/36AT/D is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88118/36AT/D operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS88118/36AT/D is a 9,437,184-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1, E2), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Parameter Synopsis
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18) 280
Curr (x36) 330
t
KQ
tCycle
5.5
5.5
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
255
300
6.0
6.0
165
190
230
270
6.5
6.5
160
180
200
230
7.0
7.0
150
170
185 165
215 190
7.5
7.5
8.5
8.5
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Curr (x18) 175
Curr (x36) 200
145 135
165 150
Rev: 1.04 3/2005
1/36
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
NANDFLASH operation ideas
I developed a nandflash for data storage. However, nandflash can only be erased and written in pages. Some data needs to be erased and written repeatedly. What should the logic of this part of the ope...
MARS敏 Embedded System
Please help me see if this 12864 is bad.
There was a line in the middle on the first day and it was the same the next day. Is it a problem with the line or the LCD itself? I feel like the screen itself has a problem....
grove_armweak MCU
Collection of electronic DIY
[align=center] [b]Collected electronic DIY [/b][/align] [align=right] [b]BY:ZH110 2008.1.25[/b][/align] [b] Play games by upgrading the firmware of mp3 players.[/b] [b] [url=http://www.rockbox.org/]ht...
zh1110 DIY/Open Source Hardware
【Award Ceremony】Trial use of EasyPower power module!
[align=left] [font=微软雅黑] [/font][font=微软雅黑] Thanks for your attention and support to the TI Easy Power Trial Activity. We also thank the 16 trial users for their trial and sharing of the TI Easy Power...
EEWORLD社区 Analogue and Mixed Signal
Fluke-279FC+Primordial Power
[i=s]This post was last edited by liwei198905 on 2016-9-23 00:47[/i] In the last review, the basic functions of 279FC were described in detail, mainly including the measurement of resistance, voltage ...
liwei198905 Test/Measurement
[RVB2601 Creative Application Development] Environmental Monitoring Terminal 07-Web Application Design
This article introduces how to design a web application on the Alibaba Cloud IoT Studio platform to display temperature, humidity, and noise levels using dashboards and line charts. Design a button an...
sipower XuanTie RISC-V Activity Zone

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 963  2673  636  2717  2647  20  54  13  55  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号