EEWORLDEEWORLDEEWORLD

Part Number

Search

GS880F36BT-5I

Description
512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
Categorystorage    storage   
File Size417KB,27 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS880F36BT-5I Overview

512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs

GS880F36BT-5I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codeunknown
ECCN code3A991.B.2.B
Maximum access time5 ns
Other featuresFLOW-THROUGH ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 codeR-PQFP-G100
length20 mm
memory density9437184 bit
Memory IC TypeCACHE SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS880F18/32/36BT-4.5/5/5.5/6.5/7.5
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation; Pin 14 = No Connect
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
4.5 ns–7.5 ns
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Designing For Compatibility
The JEDEC standard for Burst RAMS calls for a FT mode pin
option on Pin 14. Board sites for flow through Burst RAMS
should be designed with V
SS
connected to the FT pin location
to ensure the broadest access to multiple vendor sources.
Boards designed with FT pin pads tied low may be stuffed with
GSI’s pipeline/flow through-configurable Burst RAMs or any
vendor’s flow through or configurable Burst SRAM. Boards
designed with the FT pin location tied high or floating must
employ a non-configurable flow through Burst RAM, like this
RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880F18/32/36BT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS880F18/32/36BT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Paramter Synopsis
-4.5
Flow Through
2-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
4.5
4.5
200
230
-5
5.0
5.0
185
210
-5.5
5.5
5.5
160
185
-6.5
6.5
6.5
140
160
-7.5
7.5
7.5
128
145
Unit
ns
ns
mA
mA
Rev: 1.02 10/2004
1/27
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Has anyone used the ADV7181 chip?
ADV7181b says it can detect NTSC/PAL and other formats by itself, and then convert them to YUV. Why can't some of them output normally when I change different cameras? Is there any limitation? Does th...
3008202060 Analog electronics
How to design PWM dead time control circuit?
PWM around 5MHZ....
Thomas520 DIY/Open Source Hardware
Bus door closing automatic annunciator (555, KD153, KD28)
[color=#808080][/color] [color=#808080][img=559,226]http://2008sfile.ic37.com/2008file/tech/2008-2-16/0216211023_43350_1.jpg[/img][/color] As shown in the figure, it is a bus door closing automatic no...
sunllor RF/Wirelessly
It's so tiring to work under a fool!
It's so tiring to work under a stupid boss. My stupid boss thought that I had too little work experience and not enough ability, so he hired another person who claimed to have "3 years of work experie...
lingking Talking about work
Help with CCS C language issues?
[b]Questions on how to write C language programs in CCS environment? ? ? Please help me. [/b]I am writing a program now, using 28035 MCU, on CCS3.3 development platform, and now I need to convert floa...
huwei_harry Microcontroller MCU
VHDL statement learning advice
I saw these two sentences on the tree today: SUBTYPE word IS STD_LOGIC_VECTOR(K-1 DOWNTO 0) --- Max+PlusII does not support the following statements TYPE memory IS array(0 TO 2**w-1) OF word TYPE memo...
常见泽1 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 100  2337  1376  1968  601  2  48  28  40  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号