EEWORLDEEWORLDEEWORLD

Part Number

Search

71V124SA15YGI8

Description
SRAM 128Kx8 ASYNCHRONOUS 3.3V STATIC RAM
Categorystorage    storage   
File Size69KB,8 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

71V124SA15YGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
71V124SA15YGI8 - - View Buy Now

71V124SA15YGI8 Overview

SRAM 128Kx8 ASYNCHRONOUS 3.3V STATIC RAM

71V124SA15YGI8 Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeSOJ
package instructionSOJ, SOJ32,.44
Contacts32
Manufacturer packaging codePBG32
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Samacsys DescriptionSOIC 400 MIL J-BEND
Maximum access time15 ns
I/O typeCOMMON
JESD-30 codeR-PDSO-J32
JESD-609 codee3
length20.955 mm
memory density1048576 bit
Memory IC TypeSTANDARD SRAM
memory width8
Humidity sensitivity level3
Number of functions1
Number of terminals32
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOJ
Encapsulate equivalent codeSOJ32,.44
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Certification statusNot Qualified
Maximum seat height3.683 mm
Maximum standby current0.01 A
Minimum standby current3 V
Maximum slew rate0.12 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3.15 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width10.16 mm
Base Number Matches1
3.3V CMOS Static RAM
1 Meg (128K x 8-Bit)
Center Power &
Ground Pinout
IDT71V124SA
Features
128K x 8 advanced high-speed CMOS static RAM
JEDEC revolutionary pinout (center power/GND) for
reduced noise
Equal access and cycle times
– Commercial: 10/12/15ns
– Industrial: 12/15ns
One Chip Select plus one Output Enable pin
Inputs and outputs are LVTTL-compatible
Single 3.3V supply
Low power consumption via chip deselect
Available in a 32-pin 300- and 400-mil Plastic SOJ, and
32-pin Type II TSOP packages.
The IDT71V124 is a 1,048,576-bit high-speed static RAM organized
as 128K x 8. It is fabricated using high-performance, high-reliability CMOS
technology. This state-of-the-art technology, combined with innovative
circuit design techniques, provides a cost-effective solution for high-speed
memory needs. The JEDEC center power/GND pinout reduces noise
generation and improves system performance.
The IDT71V124 has an output enable pin which operates as fast as
5ns, with address access times as fast as 10ns available. All bidirectional
inputs and outputs of the IDT71V124 are LVTTL-compatible and operation
is from a single 3.3V supply. Fully static asynchronous circuitry is used;
no clocks or refreshes are required for operation.
Description
Functional Block Diagram
A
0
A
16
ADDRESS
DECODER
1,048,576-BIT
MEMORY ARRAY
I/O
0
- I/O
7
8
I/O CONTROL
8
.
8
WE
OE
CS
CONTROL
LOGIC
3873 drw 01
FEBRUARY 2013
1
©
2013 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-3873/11

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 900  990  2768  2466  994  19  20  56  50  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号