EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LF102418A-6.5TQ

Description
SRAM 18Mb,Flow-Through,Sync,1Mb x 18,6.5ns,3.3v or 2.5V I/O,100 Pin TQFP
Categorystorage   
File Size297KB,36 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61LF102418A-6.5TQ Overview

SRAM 18Mb,Flow-Through,Sync,1Mb x 18,6.5ns,3.3v or 2.5V I/O,100 Pin TQFP

IS61LF102418A-6.5TQ Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerISSI(Integrated Silicon Solution Inc.)
Product CategorySRAM
Memory Size18 Mbit
Access Time6.5 ns
Maximum Clock Frequency133 MHz
Supply Voltage - Max3.465 V
Supply Voltage - Min3.135 V
Supply Current - Max250 mA
Minimum Operating Temperature0 C
Maximum Operating Temperature+ 70 C
Mounting StyleSMD/SMT
Package / CaseTQFP-100
Data RateSDR
TypeSynchronous
Number of Ports2
Factory Pack Quantity72
Unit Weight0.023175 oz
IS61LF25672A IS61VF25672A
IS61LF51236A IS61VF51236A
IS61LF102418A IS61VF102418A
256K x 72, 512K x 36, 1024K x 18
18Mb SYNCHRONOUS FLOW-THROUGH
STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth expan-
sion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
LF: V
DD
3.3V + 5%, V
DDQ
3.3V/2.5V + 5%
VF: V
DD
2.5V + 5%, V
DDQ
2.5V + 5%
• JEDEC 100-Pin TQFP, 119-pin PBGA, 209-Ball
PBGA and 165-pin PBGA packages.
• Lead-free available
JULY 2010
DESCRIPTION
The
ISSI
IS61LF/VF25672A, IS61LF/VF51236A and
IS61LF/VF102418A are high-speed, low-power synchro-
nous static RAMs designed to provide burstable, high-
performance memory for communication and networking
applications. The IS61LF/VF25672A is organized as
262,144 words by 72 bits. The IS61LF/VF51236A is orga-
nized as 524,288 words by 36 bits. The IS61LF/VF102418A
is organized as 1,048,576 words by 18 bits. Fabricated
with
ISSI
's advanced CMOS technology, the device inte-
grates a 2-bit burst counter, high-speed SRAM core, and
high-drive capability outputs into a single monolithic cir-
cuit. All synchronous inputs pass through registers con-
trolled by a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
Byte write operation is performed by using byte write
enable (BWE) input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW) is
available for writing all bytes at one time, regardless of the
byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the
ADV
(burst address ad-
vance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev. K
07/29/2010
1
Does aduc841 have an EWITE register? Where can I find an introduction? Thanks.
[b][size=5]Is there an EWITE register in aduc841? Where can I find an introduction? Thanks[/size][/b]...
gaofei MCU
I'm here to ask for information again, CC3100BP two-button board
[i=s]This post was last edited by Zeng in on 2015-8-13 23:56[/i] I found a CC3100 board from a forum, but it is not the same as the one in the official website. This is the board I found, [img=513,600...
曾经in Microcontroller MCU
Regarding the routine version issue in controlSUITE
The routines in controlSUITE are divided into v210, v129, v128 and other versions. I want to know what the difference is between them? I compared the routines in them and found that there are still bi...
动感小魔男 Microcontroller MCU
Urgently looking for 4*4 matrix keyboard
I have been working on the c51 4*4 matrix keyboard for several days, but I still can't figure it out. The requirement is: after the keyboard is pressed, the key value code is executed only after it po...
testlinlin Embedded System
AD uses alternating current
When using AD to sample alternating current (50HZ), a peak detection circuit can be used to convert the AC into DC and then divide the voltage for sampling. However, if the required AC peak-to-peak va...
晴歌 Analogue and Mixed Signal
Invitation letter for the fifth session of "100 E-Forum" of Embedded Engineers Club of China Embedded Alliance
December 6, 2008, the fifth issue of "Hundreds of e-forums" of China Embedded Alliance: Topic 1: Embedded high-end design CPU and SOC Brief outline: Intelligent core CPU is a permanent wealth, the fut...
liuxin00738 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2176  1549  1970  2280  154  44  32  40  46  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号