EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8322Z18E-250T

Description
36Mb Pipelined and Flow Through Synchronous NBT SRAM
Categorystorage    storage   
File Size752KB,38 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8322Z18E-250T Overview

36Mb Pipelined and Flow Through Synchronous NBT SRAM

GS8322Z18E-250T Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instruction15 X 17 MM, 1 MM PITCH, FPBGA-165
Contacts165
Reach Compliance Codecompli
ECCN code3A991.B.2.A
Maximum access time6.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 codeR-PBGA-B165
length17 mm
memory density37748736 bi
Memory IC TypeZBT SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
GS8322Z18(B/E)/GS8322Z36(B/E)/GS8322Z72(C)
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz 2.5
V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322Z18/36/72 is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ(x18/x36)
t
KQ(x72)
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200
2.5 2.7 3.0
3.0 3.0 3.0
4.0 4.4 5.0
285
350
440
6.5
6.5
205
235
315
-166
3.5
3.5
6.0
-150
3.8
3.8
6.7
-133 Unit
4.0 ns
4.0 ns
7.5 ns
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
265 245 220 210 185 mA
320 295 260 240 215 mA
410 370 320 300 265 mA
7.0 7.5 8.0 8.5 8.5 ns
7.0 7.5 8.0 8.5 8.5 ns
195 185 175 165 155 mA
225 210 200 190 175 mA
295 265 255 240 230 mA
Rev: 11/1/04
1/38
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
A novice asks a question about measuring the voltage across a capacitor
[i=s] This post was last edited by Tianyahaijiaosr on 2016-11-23 21:07 [/i] I didn't explain it clearly just now, so let me explain it again: We are a manufacturer of capacitors. When manufacturing ca...
天涯海角sr Power technology
I found some Protel component packages on the Internet and would like to share them with you.
[align=left][align=left][font=宋体][size=12pt]For transistors, just look at its shape and power. For high-power transistors, use TO-3. For medium-power transistors, if they are flat, use TO-220. If they...
fengxin PCB Design
Use the MP3 decoding library provided by ST
Hardware platform: STM32F746G-DISC Development platform: KEIL_5.29 I will not introduce the detailed structure of MP3 files here , but only introduce how to use the MP3 decoding library. If you need t...
ilovefengshulin stm32/stm8
The difference between filter compensation module and intelligent capacitor
[size=4][color=#000000][font=宋体] Smart capacitors are divided into two types. One is a smart capacitor that includes a filter module, which we call an anti-harmonic smart capacitor. The other is a cap...
Aguilera Analogue and Mixed Signal
How to enable the SIM card on the Xunwei 4412 development board to support voice calls?
[align=left][font=宋体][size=12pt]The current sim card can make and receive calls and send text messages, but it cannot support voice calls. How can I solve the voice call problem of sim card? It can ma...
Chihiro ARM Technology
TI TL494 pin configuration and its function, duty cycle test
[i=s]This post was last edited by qwqwqw2088 on 2017-11-23 10:29[/i] [p=null, 2, left][color=#000][font=宋体][size=3]TL494 pin configuration and its function[/size][/font][/color][/p][p=null, 2, left][c...
qwqwqw2088 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1667  396  70  1546  576  34  8  2  32  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号