EEWORLDEEWORLDEEWORLD

Part Number

Search

8T49N285A-998NLGI

Description
Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum
Categorysemiconductor    Analog mixed-signal IC   
File Size1MB,67 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

8T49N285A-998NLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
8T49N285A-998NLGI - - View Buy Now

8T49N285A-998NLGI Overview

Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum

8T49N285A-998NLGI Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology)
Product CategoryClock Synthesizer / Jitter Cleaner
RoHSDetails
PackagingTray
Moisture SensitiveYes
Factory Pack Quantity260
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N285
Datasheet
Description
The 8T49N285 has a fractional-feedback PLL that can be used as a
jitter attenuator or frequency translator. It is equipped with six integer
and two fractional output dividers, allowing the generation of up to 8
different output frequencies, ranging from 8kHz to 1GHz. Three of
these frequencies are completely independent of each other and the
inputs. The other five are related frequencies. The eight outputs may
select among LVPECL, LVDS, HCSL or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G, and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N285 accepts up to two differential or single-ended input
clocks and a crystal input. The PLL can lock to either input clock, but
both input clocks must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS). It generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or un-gapped
clocks.
The 8T49N285 supports holdover with an initial accuracy of ±50ppB
from the point where the loss of all applicable input reference(s) has
been detected. It maintains a historical average operating point that
may be returned to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
The PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS typical jitter (including spurs),12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL/LVDS/HCSL or 16 LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover & Loss-of-Signal status outputs
Open-drain Interrupt pin
Nine programmable PLL loop bandwidth settings from 1.4Hz to
360Hz.
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free RoHs (6)
Typical Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
SyncE (G.8262) applications
Wireless base station baseband
Data communications
100G Ethernet
©2018 Integrated Device Technology, Inc.
1
January 31, 2018

8T49N285A-998NLGI Related Products

8T49N285A-998NLGI 8T49N285-996NLGI 8T49N285-998NLGI8 8T49N285-999NLGI 8T49N285-996NLGI8 8T49N285A-999NLGI8
Description Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum PLL/Frequency Synthesis Circuit, PQCC56 Clock Synthesizer / Jitter Cleaner Universal Frequency Translator Clock Synthesizer / Jitter Cleaner UFT 38.88MHz 11.25Hz 1Byte 2.5V Mix LVDS PLL/Frequency Synthesis Circuit, PQCC56 Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum
Is it Rohs certified? - conform to conform to conform to conform to -
package instruction - HVQCCN, VFQFN-56 HVQCCN, HVQCCN, -
Reach Compliance Code - compliant compliant compliant compliant -
Other features - IT ALSO OPERATES AT 3.3V NOMINAL SUPPLY IT ALSO OPERATES AT 3.3V NOMINAL SUPPLY IT ALSO OPERATES AT 3.3V NOMINAL SUPPLY IT ALSO OPERATES AT 3.3V NOMINAL SUPPLY -
JESD-30 code - S-XQCC-N56 S-XQCC-N56 S-XQCC-N56 S-XQCC-N56 -
JESD-609 code - e3 e3 e3 e3 -
length - 8 mm 8 mm 8 mm 8 mm -
Number of terminals - 56 56 56 56 -
Maximum operating temperature - 85 °C 85 °C 85 °C 85 °C -
Minimum operating temperature - -40 °C -40 °C -40 °C -40 °C -
Maximum output clock frequency - 1000 MHz 1000 MHz 1000 MHz 1000 MHz -
Package body material - UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED -
encapsulated code - HVQCCN HVQCCN HVQCCN HVQCCN -
Package shape - SQUARE SQUARE SQUARE SQUARE -
Package form - CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE -
Peak Reflow Temperature (Celsius) - 260 260 260 260 -
Master clock/crystal nominal frequency - 40 MHz 40 MHz 40 MHz 40 MHz -
Maximum seat height - 1 mm 1 mm 1 mm 1 mm -
Maximum supply voltage - 2.625 V 2.625 V 2.625 V 2.625 V -
Minimum supply voltage - 2.375 V 2.375 V 2.375 V 2.375 V -
Nominal supply voltage - 2.5 V 2.5 V 2.5 V 2.5 V -
surface mount - YES YES YES YES -
technology - CMOS CMOS CMOS CMOS -
Temperature level - INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL -
Terminal surface - Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn) -
Terminal form - NO LEAD NO LEAD NO LEAD NO LEAD -
Terminal pitch - 0.5 mm 0.5 mm 0.5 mm 0.5 mm -
Terminal location - QUAD QUAD QUAD QUAD -
Maximum time at peak reflow temperature - 30 30 30 30 -
width - 8 mm 8 mm 8 mm 8 mm -
uPs/uCs/peripheral integrated circuit type - CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2813  1547  447  2892  1646  57  32  9  59  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号