EEWORLDEEWORLDEEWORLD

Part Number

Search

8SLVP1208ANBGI/W

Description
Clock Drivers & Distribution 2:8 LVPECL Output Fanout Buffer
Categorylogic    logic   
File Size690KB,23 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

8SLVP1208ANBGI/W Overview

Clock Drivers & Distribution 2:8 LVPECL Output Fanout Buffer

8SLVP1208ANBGI/W Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeVFQFPN
package instructionVFQFN-28
Contacts28
Manufacturer packaging codeNBG28
Reach Compliance Codecompliant
ECCN codeEAR99
Samacsys DescriptionVQFP-N 5MM X 5MM X. .8MM -NO LEA
Other featuresALSO OPERATES AT 3.3 V SUPPLY
series8SLVP
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeS-XQCC-N28
JESD-609 codee3
length5 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals28
Actual output times14
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Encapsulate equivalent codeBGA52,6X10,25
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
power supply2.5/3.3 V
Prop。Delay @ Nom-Sup0.41 ns
propagation delay (tpd)0.41 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.064 ns
Maximum seat height0.8 mm
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width5 mm
Low Phase Noise, 1-to-8, 3.3V, 2.5V
LVPECL Output Fanout Buffer
8SLVP1208
DATA SHEET
General Description
The 8SLVP1208 is a high-performance differential LVPECL fanout
buffer. The device is designed for the fanout of high-frequency, very
low additive phase-noise clock and data signals. The 8SLVP1208 is
characterized to operate from a 3.3V and 2.5V power supply.
Guaranteed output-to-output and part-to-part skew characteristics
make the 8SLVP1208 ideal for those clock distribution applications
demanding well-defined performance and repeatability. Two
selectable differential inputs and eight low skew outputs are available.
The integrated bias voltage generators enables easy interfacing of
single-ended signals to the device inputs. The device is optimized for
low power consumption and low additive phase noise.
Features
Eight low skew, low additive jitter LVPECL output pairs
Two selectable, differential clock input pairs
Differential pairs can accept the following differential input
levels: LVDS, LVPECL, CML
Maximum input clock frequency: 2GHz
LVCMOS interface levels for the control input (input select)
Output skew: 28ps (typical)
Propagation delay: 410ps (maximum)
Low additive phase jitter, RMS: 54.1fs (maximum)
(f
REF
= 156.25MHz, V
PP
= 1V, 12kHz - 20MHz)
Full 3.3V and 2.5V supply voltage
Maximum device current consumption (I
EE
): 141mA
Available in lead-free (RoHS 6), 28-Lead VFQFN package
-40°C to 85°C ambient operating temperature
Differential PCLK0, nPCLK0 and PCLK1, nPCLK1 pairs can also
accept single-ended LVCMOS levels. See Applications section
Wiring the Differential Input to Accept Single-Ended Levels
(Figure
1A
and
Figure 1B)
Block Diagram
V
CC
Pulldown
Pullup/Pulldown
Pin Assignment
Q0
nQ0
Q1
nQ1
Q2
nQ2
Q3
nQ3
Q4
nQ4
Q5
nQ5
PCLK0
nPCLK0
0
V
CC
Pulldown
Pullup/Pulldown
1
f
REF
PCLK1
nPCLK1
SEL
V
REF
Pulldown
Voltage
Reference
Q6
nQ6
Q7
nQ7
8SLVP1208
28-Lead LFCSP
5mm x 5mm x 0.75mm package body
NB Package
Top View
8SLVP1208 REVISION 1 08/28/14
1
©2014 Integrated Device Technology, Inc.

8SLVP1208ANBGI/W Related Products

8SLVP1208ANBGI/W
Description Clock Drivers & Distribution 2:8 LVPECL Output Fanout Buffer
Brand Name Integrated Device Technology
Is it lead-free? Lead free
Is it Rohs certified? conform to
Maker IDT (Integrated Device Technology)
Parts packaging code VFQFPN
package instruction VFQFN-28
Contacts 28
Manufacturer packaging code NBG28
Reach Compliance Code compliant
ECCN code EAR99
Samacsys Description VQFP-N 5MM X 5MM X. .8MM -NO LEA
Other features ALSO OPERATES AT 3.3 V SUPPLY
series 8SLVP
Input adjustment DIFFERENTIAL MUX
JESD-30 code S-XQCC-N28
JESD-609 code e3
length 5 mm
Logic integrated circuit type LOW SKEW CLOCK DRIVER
Humidity sensitivity level 1
Number of functions 1
Number of terminals 28
Actual output times 14
Maximum operating temperature 85 °C
Minimum operating temperature -40 °C
Package body material UNSPECIFIED
encapsulated code HVQCCN
Encapsulate equivalent code BGA52,6X10,25
Package shape SQUARE
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260
power supply 2.5/3.3 V
Prop。Delay @ Nom-Sup 0.41 ns
propagation delay (tpd) 0.41 ns
Certification status Not Qualified
Same Edge Skew-Max(tskwd) 0.064 ns
Maximum seat height 0.8 mm
Maximum supply voltage (Vsup) 2.625 V
Minimum supply voltage (Vsup) 2.375 V
Nominal supply voltage (Vsup) 2.5 V
surface mount YES
Temperature level INDUSTRIAL
Terminal surface Matte Tin (Sn)
Terminal form NO LEAD
Terminal pitch 0.5 mm
Terminal location QUAD
Maximum time at peak reflow temperature NOT SPECIFIED
width 5 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1294  2132  1335  1954  316  27  43  40  7  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号