EEWORLDEEWORLDEEWORLD

Part Number

Search

85105AGI

Description
Clock Drivers & Distribution 5 HCSL OUT BUFFER
Categorylogic    logic   
File Size221KB,17 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

85105AGI Online Shopping

Suppliers Part Number Price MOQ In stock  
85105AGI - - View Buy Now

85105AGI Overview

Clock Drivers & Distribution 5 HCSL OUT BUFFER

85105AGI Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeTSSOP
package instructionTSSOP, TSSOP20,.25
Contacts20
Reach Compliance Codenot_compliant
ECCN codeEAR99
series85105
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeR-PDSO-G20
JESD-609 codee0
length6.5 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals20
Actual output times4
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP20,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)225
power supply3.3 V
Prop。Delay @ Nom-Sup3.2 ns
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.63 V
Minimum supply voltage (Vsup)2.97 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width4.4 mm
Low Skew, 1-to-5, Differential/LVCMOS-to-
0.7V HCSL Fanout Buffer
Data Sheet
85105I
G
ENERAL
D
ESCRIPTION
The 85105I is a low skew, high performance 1-to-5 Differential-to-
0.7V HCSL Fanout Buffer. The 85105I has two selectable clock
inputs. The CLK0, nCLK0 pair can accept most standard differential
input levels. The single-ended CLK1 can accept LVCMOS or LVTTL
input levels. The clock enable is internally synchronized to eliminate
runt clock pulses on the outputs during asynchronous assertion/
deassertion of the clock enable pin.
Guaranteed output and par t-to-par t skew characteristics
make the 85105I ideal for those applications demanding well
defined performance and repeatability.
F
EATURES
Five 0.7V differential HCSL outputs
Selectable differential CLK0, nCLK0 or LVCMOS inputs
CLK0, nCLK0 pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL
CLK1 can accept the following input levels:
LVCMOS or LVTTL
Maximum output frequency: 500MHz
Translates any single-ended input signal to 3.3V
HCSL levels with resistor bias on nCLK input
Output skew: 100ps (maximum)
Part-to-part skew: 600ps (maximum)
Propagation delay: 3.2ns (maximuml)
Additive phase jitter, RMS: 0.24ps (typical)
3.3V operating supply
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
B
LOCK
D
IAGRAM
CLK_EN
Pullup
CLK0
Pulldown
nCLK0
Pullup/Pulldown
CLK1
Pulldown
CLK_SEL
Pulldown
D
Q
LE
0
Q0
nQ0
1
Q1
nQ1
Q2
nQ2
IREF
Q3
nQ3
Q4
nQ4
P
IN
A
SSIGNMENT
85105I
20-Lead TSSOP
6.5mm x 4.4mm x 0.925mm Package Body
G Package
Top View
©2016 Integrated Device Technology, Inc
1
Revision A January 20, 2016

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2611  1074  2856  1717  445  53  22  58  35  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号