EEWORLDEEWORLDEEWORLD

Part Number

Search

530MA985M000DG

Description
LVPECL Output Clock Oscillator, 985MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530MA985M000DG Overview

LVPECL Output Clock Oscillator, 985MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MA985M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency985 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
In-depth analysis of barebox (U-BOOT-II) transplantation on i.MX27
In-depth analysis of barebox (U-BOOT-II) transplantation on i.MX27Barebox is a new and powerful bootloader developed on the basis of uboot . It has a very intuitive device model and a friendly program...
莱得科技 Embedded System
2017 Toshiba PCIM Online Exhibition has started. See how Toshiba supports the development of green energy
[size=3][b][size=4]2017 Toshiba PCIM Online Exhibition is now online! [/size][/b] [b]See how Toshiba supports the development of green energy and deepens its presence in the field of efficient energy ...
EEWORLD社区 Power technology
What is the problem with invalid handle when reading file?
In the driver, DeviceIoControl and WriteFile handles are normal, but when calling ReadFile, it prompts that the handle is invalid. What could be the problem? Thank you very much...
wxdpio Embedded System
Analysis of factors restricting closed-circuit television monitoring equipment in retail stores
Reports provided by West Midlands Police show that over 80% of CCTV images are so poor that they cannot be used as evidence. But Alistair Enser of Siemens Construction Technology explains that this is...
xyh_521 Industrial Control Electronics
Fanuc CNC simulation system simulation version
If you think it is good, give it a thumbs up so that future generations can download it easily....
西点 Industrial Control Electronics
ddllxxrr's BeagleBone Smart Monitoring Weekly Plan
[align=center][color=#000000][b]Beaglebone[/b][b]Peripheral Circuit Design Weekly Plan Template[/b][/color][/align][align=left][b][color=#000000]Trial User ID: ddllxxrr Intelligent Monitoring[/color][...
ddllxxrr DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 424  2841  646  1147  1226  9  58  13  24  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号