EEWORLDEEWORLDEEWORLD

Part Number

Search

530QB665M000DGR

Description
CMOS/TTL Output Clock Oscillator, 665MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530QB665M000DGR Overview

CMOS/TTL Output Clock Oscillator, 665MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530QB665M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency665 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
【POS Kit】Three backlight ICs: TPS61161
The performance of TPS61161 is good: 3 - 18V input switch tube open resistance 0.3 ohm protection current 0.7A sampling terminal voltage 0.2V The performance is really good, and its peripheral circuit...
dontium Analogue and Mixed Signal
Amorphous and Nanocrystalline Alloys
Iron-based amorphous alloys are competing with silicon steel in the industrial frequency and medium frequency fields. Compared with silicon steel, iron-based amorphous alloys have the following advant...
zbz0529 Power technology
PCB design PROTEL schematic diagram and PCB diagram production matters needing attention
I. Common errors in schematics and PCB drawings 1. Common errors in schematics: (1) ERC reports that the pin is not connected to the signal: a. The I/O attributes of the pin were defined when the pack...
ESD技术咨询 PCB Design
Show the design plan + debug from SRAM - start learning assembly
[i=s]This post was last edited by lcofjp on 2014-1-2 01:45[/i] [align=left][color=#000000][b]Remember Nan Ge’s survey before the group purchase of F429discovery: “If you group purchase STM32F429IDISCO...
lcofjp stm32/stm8
Keil cannot download the program
After Keil detects the device, click Load and the message "Error occurred during a data access to the device —OK —Error: flash download failed - target dll has been cancelled " appears .The above prob...
ustcsnaker MCU
Download the program to LM3S811 directly via the serial port
Is there anyone who can download programs to LM3S811 directly through the serial port? I want to download programs through the PC serial port via LM Flash Programmer (I don't plan to set up a JTAG int...
sdkd2006 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 232  2234  1670  1801  1477  5  45  34  37  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号