EEWORLDEEWORLDEEWORLD

Part Number

Search

ispLSI 5256VA-125LQ208

Description
CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD
Categorysemiconductor    Programmable logic devices   
File Size263KB,28 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric Compare View All

ispLSI 5256VA-125LQ208 Overview

CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD

ispLSI 5256VA-125LQ208 Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerLattice
Product CategoryCPLD - Complex Programmable Logic Devices
RoHSN
ProductispLSI 5256VA
Number of Macrocells256
Number of Logic Array Blocks - LABs8
Maximum Operating Frequency125 MHz
Propagation Delay - Max7.5 ns
Number of I/Os40 I/O
Operating Supply Voltage3.3 V
Minimum Operating Temperature0 C
Maximum Operating Temperature+ 70 C
Mounting StyleSMD/SMT
Package / CaseBGA-272
PackagingTray
Height3.4 mm
Length28 mm
Memory TypeEEPROM
Width28 mm
Number of Gates12000
Moisture SensitiveYes
Factory Pack Quantity24
Supply Voltage - Max3.6 V
Supply Voltage - Min3 V
Unit Weight0.110817 oz
ispLSI 5256VA
®
In-System Programmable
3.3V SuperWIDE™ High Density PLD
Features
• SuperWIDE HIGH DENSITY IN-SYSTEM
PROGRAMMABLE LOGIC
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 12000 PLD Gates / 256 Macrocells
— Up to 192 I/O Pins
— 256 Registers
— High-Speed Global Interconnect
— SuperWIDE 32 Generic Logic Block (GLB) Size for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 125 MHz Maximum Operating Frequency
t
pd
= 7.5 ns Propagation Delay
— Enhanced
t
su2
= 7 ns,
t
su3 (CLK0/1)
= 4.5ns,
t
su3 (CLK2/3)
= 3.5ns
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
• ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Slew and Skew Programmable I/O (SASPI/O)
Supports Programmable Bus Hold, Pull-up, Open
Drain and Slew and Skew Rate Options
— Six Global Output Enable Terms, Two Global OE
Pins and One Product Term OE per Macrocell
— PC and UNIX Platforms
Functional Block Diagram
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Boundary
Scan
Interface
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Global Routing Pool
(GRP)
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
ispLSI 5000V Description
The ispLSI 5000V Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
(GRP) between the GLBs. Switching resources are pro-
vided to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and five extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be by-
passed for functions of five product terms or less. The
Copyright © 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
January 2002
5256va_06
1

ispLSI 5256VA-125LQ208 Related Products

ispLSI 5256VA-125LQ208 ispLSI-5256VA-70LB272I ispLSI-5256VA-100LB272 ispLSI-5256VA-70LB208 ispLSI 5256VA-100LQ208 ispLSI 5256VA-125LB208 ispLSI 5256VA-70LB272 ispLSI 5256VA-70LQ208
Description CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
Manufacturer Lattice Lattice Lattice Lattice Lattice Lattice Lattice Lattice
Product Category CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices
RoHS N N N N N N N N
Product ispLSI 5256VA ispLSI 5256VA ispLSI 5256VA ispLSI 5256VA ispLSI 5256VA ispLSI 5256VA ispLSI 5256VA ispLSI 5256VA
Number of Macrocells 256 256 256 256 256 256 256 256
Number of Logic Array Blocks - LABs 8 8 8 8 8 8 8 8
Maximum Operating Frequency 125 MHz 70 MHz 100 MHz 70 MHz 100 MHz 125 MHz 70 MHz 70 MHz
Propagation Delay - Max 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns
Number of I/Os 40 I/O 44 I/O 32 I/O 44 I/O 32 I/O 32 I/O 44 I/O 44 I/O
Operating Supply Voltage 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Minimum Operating Temperature 0 C - 40 C 0 C 0 C 0 C 0 C 0 C 0 C
Maximum Operating Temperature + 70 C + 105 C + 70 C + 70 C + 70 C + 70 C + 70 C + 70 C
Mounting Style SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Package / Case BGA-272 BGA-272 BGA-272 PQFP-208 PQFP-208 FPBGA-208-32 BGA-272 FPBGA-256-44
Packaging Tray Tray Tray Tray Tray Tray Tray Tray
Height 3.4 mm 1.6 mm 1.6 mm 1.2 mm 3.4 mm 1.2 mm 1.6 mm 3.4 mm
Length 28 mm 27 mm 27 mm 17 mm 28 mm 17 mm 27 mm 28 mm
Memory Type EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM
Width 28 mm 27 mm 27 mm 17 mm 28 mm 17 mm 27 mm 28 mm
Number of Gates 12000 12000 12000 12000 12000 12000 12000 12000
Moisture Sensitive Yes Yes Yes Yes Yes Yes Yes Yes
Factory Pack Quantity 24 40 40 90 24 90 40 24
Supply Voltage - Max 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Supply Voltage - Min 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 856  1328  1493  1026  1810  18  27  31  21  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号