EEWORLDEEWORLDEEWORLD

Part Number

Search

72V3613L15PF8

Description
FIFO 64 x 36 SyncFIFO, 3.3V
Categorystorage    storage   
File Size412KB,25 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

72V3613L15PF8 Online Shopping

Suppliers Part Number Price MOQ In stock  
72V3613L15PF8 - - View Buy Now

72V3613L15PF8 Overview

FIFO 64 x 36 SyncFIFO, 3.3V

72V3613L15PF8 Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeTQFP
package instructionLFQFP, QFP120,.63SQ,16
Contacts120
Manufacturer packaging codePN120
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time10 ns
Other featuresMAIL BOX BYPASS REGISTER
Maximum clock frequency (fCLK)66.7 MHz
period time15 ns
JESD-30 codeS-PQFP-G120
JESD-609 codee0
length14 mm
memory density2304 bit
Memory IC TypeOTHER FIFO
memory width36
Humidity sensitivity level4
Number of functions1
Number of terminals120
word count64 words
character code64
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64X36
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP120,.63SQ,16
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
power supply3.3 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum standby current0.0004 A
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.4 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width14 mm
Base Number Matches1
3.3 VOLT CMOS CLOCKED FIFO WITH
BUS-MATCHING AND BYTE SWAPPING
64 x 36
FEATURES:
IDT72V3613
64 x 36 storage capacity FIFO buffering data from Port A to Port B
Supports clock frequencies up to 67MHz
Fast access times of 10ns
Free-running CLKA and CLKB may be asynchronous or
coincident (permits simultaneous reading and writing of data on
a single clock edge)
Mailbox bypass registers in each direction
Dynamic Port B bus sizing of 36 bits (long word), 18 bits (word),
and 9 bits (byte)
Selection of Big- or Little-Endian format for word and byte bus
sizes
Three modes of byte-order swapping on Port B
Programmable Almost-Full and Almost-Empty flags
Microprocessor interface control logic
FF
,
AF
flags synchronized by CLKA
EF
,
AE
flags synchronized by CLKB
Passive parity checking on each Port
Parity Generation can be selected for each Port
Available in space saving 120-pin thin quad flat package (TQFP)
Green parts available, see ordering information
DESCRIPTION:
The IDT72V3613 is designed to run off a 3.3V supply for exceptionally low-
power consumption. This device is a monolithic, high-speed, low-power,
CMOS synchronous (clocked) FIFO memory which supports clock frequencies
up to 67 MHz and has read-access times as fast as 10 ns. The 64 x 36 dual-
port SRAM FIFO buffers data from port A to port B. The FIFO operates in IDT
Standard mode and has flags to indicate empty and full conditions, and two
programmable flags, Almost-Full (AF) and Almost-Empty (AE), to indicate when
a selected number of words is stored in memory. FIFO data on port B can be
output in 36-bit, 18-bit, and 9-bit formats with a choice of Big- or Little-Endian
configurations. Three modes of byte-order swapping are possible with any bus-
size selection. Communication between each port can bypass the FIFO via two
FUNCTIONAL BLOCK DIAGRAM
CLKA
CSA
W/RA
ENA
MBA
Port-A
Control
Logic
Parity
Gen/Check
MBF1
PEFB
PGB
Bus-Matching and
Output
Byte Swapping
Register
RST
ODD/
EVEN
Mail 1
Register
Parity
Generation
Input
Register
Device
Control
RAM ARRAY
64 x 36
Output
Register
36
64 x 36
36
Write
Pointer
FF
AF
FIFO
Read
Pointer
B
0
- B
35
EF
AE
CLKB
CSB
W/RB
ENB
BE
SIZ0
SIZ1
SW0
SW1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
PGA
PEFA
MBF2
Programmable
Flag Offset
Registers
Port-B
Port-B
Control
Control
Logic
Logic
Parity
Gen/Check
Mail 2
Register
4661 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
JANUARY 2014
DSC-4661/5
©2014
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

72V3613L15PF8 Related Products

72V3613L15PF8 72V3613L15PF 72V3613L12PQF 72V3613L12PF8 72V3613L20PQF
Description FIFO 64 x 36 SyncFIFO, 3.3V FIFO 64 x 36 SyncFIFO, 3.3V FIFO 64 x 36 SyncFIFO, 3.3V FIFO 64 x 36 SyncFIFO, 3.3V FIFO 64 x 36 SyncFIFO, 3.3V
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
Is it lead-free? Contains lead Contains lead Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible
Parts packaging code TQFP TQFP PQFP TQFP PQFP
package instruction LFQFP, QFP120,.63SQ,16 LFQFP, QFP120,.63SQ,16 PLASTIC, QFP-132 LFQFP, QFP120,.63SQ,16 PLASTIC, QFP-132
Contacts 120 120 132 120 132
Manufacturer packaging code PN120 PN120 PQ132 PN120 PQ132
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99
Maximum access time 10 ns 10 ns 8 ns 8 ns 12 ns
Other features MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER
Maximum clock frequency (fCLK) 66.7 MHz 66.7 MHz 83 MHz 83 MHz 50 MHz
period time 15 ns 15 ns 12 ns 12 ns 20 ns
JESD-30 code S-PQFP-G120 S-PQFP-G120 S-PQFP-G132 S-PQFP-G120 S-PQFP-G132
JESD-609 code e0 e0 e0 e0 e0
length 14 mm 14 mm 24.13 mm 14 mm 24.13 mm
memory density 2304 bit 2304 bit 2304 bit 2304 bit 2304 bit
Memory IC Type OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
memory width 36 36 36 36 36
Humidity sensitivity level 4 4 3 4 3
Number of functions 1 1 1 1 1
Number of terminals 120 120 132 120 132
word count 64 words 64 words 64 words 64 words 64 words
character code 64 64 64 64 64
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C 70 °C
organize 64X36 64X36 64X36 64X36 64X36
Exportable YES YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFQFP LFQFP QFP LFQFP QFP
Encapsulate equivalent code QFP120,.63SQ,16 QFP120,.63SQ,16 SPQFP132,1.1SQ QFP120,.63SQ,16 SPQFP132,1.1SQ
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE
Package form FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK FLATPACK, LOW PROFILE, FINE PITCH FLATPACK
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 240 240 225 240 225
power supply 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm 4.572 mm 1.6 mm 4.572 mm
Maximum standby current 0.0004 A 0.0004 A 0.0004 A 0.0004 A 0.0004 A
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn/Pb) Tin/Lead (Sn85Pb15) Tin/Lead (Sn/Pb)
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.4 mm 0.4 mm 0.635 mm 0.4 mm 0.635 mm
Terminal location QUAD QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature 20 20 20 20 20
width 14 mm 14 mm 24.13 mm 14 mm 24.13 mm
Base Number Matches 1 1 1 1 1
Maker - - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
How to set PIC16F73's PORTA to a digital I/O port after setting it to an analog input port?
PIC16F73's PORTA can be used as an analog input port. Is it an analog port or a digital I/O when the power is first turned on? If ACDON1 is used to set it as an analog input port, how can it be change...
zhangzhenyuan Microchip MCU
Speculation on the Power Supply Topic of the 2007 National Undergraduate Electronic Design Competition
[i=s]This post was last edited by paulhyde on 2014-9-15 08:55[/i] An inverter circuit is very likely. I would like to know what everyone thinks?...
歹匕示申 Electronics Design Contest
Compilation error. This is the first time I have seen this kind of error. What does it mean?
The program uses UART interrupt and 485 to send commands and receive data. Two arrays are defined to store commands and receive data. This is the first time I encounter this error. What does it mean?...
zzbaizhi Microcontroller MCU
Is there any non-library program for connecting C2000 Launchpad to 485 bus host computer that can be shared?
I have never done this myself, and I don't know how to use the ISO35T module on the c2000 launchpad expansion board....
zzz199096 Microcontroller MCU
DSP Flash API Steps
Preparation:1. Modify Flash2833x_API_Config.h to adapt to your target operation status 2. Add Flash2833x_API_Library.h to the code 3. Add the Flash API library to the project Own application:4. Initia...
灞波儿奔 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1066  2763  1217  974  1068  22  56  25  20  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号