EEWORLDEEWORLDEEWORLD

Part Number

Search

89H48H12G2ZCBL8

Description
PCI Interface IC PCIE GEN2 SWITCH
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size278KB,44 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

89H48H12G2ZCBL8 Online Shopping

Suppliers Part Number Price MOQ In stock  
89H48H12G2ZCBL8 - - View Buy Now

89H48H12G2ZCBL8 Overview

PCI Interface IC PCIE GEN2 SWITCH

89H48H12G2ZCBL8 Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeFCBGA
package instructionBGA,
Contacts676
Manufacturer packaging codeBL676
Reach Compliance Codenot_compliant
ECCN codeEAR99
Other featuresHAVING 125MHZ INPUT REFERENCE CLOCK FREQUENCY.
Bus compatibilityI2C; ISA; SMBUS; VGA
Maximum data transfer rate48000 MBps
JESD-30 codeS-PBGA-B676
JESD-609 codee0
length27 mm
Humidity sensitivity level4
Number of terminals676
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
Maximum seat height3.22 mm
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width27 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
48-Lane 12-Port PCIe® Gen2
System Interconnect Switch
®
89HPES48H12G2
Data Sheet
Device Overview
The 89HPES48H12G2 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions. The PES48H12G2 is a 48-lane, 12-
port system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include servers,
storage, communications, embedded systems, and multi-host or intelli-
gent I/O based systems with inter-domain communication.
• De-emphasis
• Receive equalization
• Drive strength
Switch Partitioning
Features
High Performance Non-Blocking Switch Architecture
48-lane 12-port PCIe switch
• Six x8 ports switch ports each of which can bifurcate to two
x4 ports (total of twelve x4 ports)
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to
48 GBps (384 Gbps)
of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Standards and Compatibility
PCI Express Base Specification 2.0 compliant
Implements the following optional PCI Express features
• Advanced Error Reporting (AER) on all ports
• End-to-End CRC (ECRC)
• Access Control Services (ACS)
• Power Budgeting Enhanced Capability
• Device Serial Number Enhanced Capability
• Sub-System ID and Sub-System Vendor ID Capability
• Internal Error Reporting ECN
• Multicast ECN
• VGA and ISA enable
• L0s and L1 ASPM
• ARI ECN
Port Configurability
x4 and x8 ports
• Ability to merge adjacent x4 ports to create a x8 port
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Autonomous and software managed link width and speed
control
Per lane SerDes configuration
IDT proprietary feature that creates logically independent
switches in the device
Supports up to 12 fully independent switch partitions
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
• Dynamic port reconfiguration — downstream, upstream
• Dynamic migration of ports between partitions
• Movable upstream port within and between switch partitions
Initialization / Configuration
Supports Root (BIOS, OS, or driver), Serial EEPROM, or
SMBus switch initialization
Common switch configurations are supported with pin strap-
ping (no external components)
Supports in-system Serial EEPROM initialization/program-
ming
Quality of Service (QoS)
Port arbitration
• Round robin
Request metering
• IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
• Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Multicast
Compliant to the PCI-SIG multicast ECN
Supports arbitrary multicasting of Posted transactions
Supports 64 multicast groups
Multicast overlay mechanism support
ECRC regeneration support
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible clocking modes
• Common clock
• Non-common clock
• Local port clock with SSC and port reference clock input
Hot-Plug and Hot Swap
Hot-plug controller on all ports
• Hot-plug supported on all downstream switch ports
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 44
2011 Integrated Device Technology, Inc.
November 28, 2011

89H48H12G2ZCBL8 Related Products

89H48H12G2ZCBL8
Description PCI Interface IC PCIE GEN2 SWITCH
Brand Name Integrated Device Technology
Is it lead-free? Contains lead
Is it Rohs certified? incompatible
Maker IDT (Integrated Device Technology)
Parts packaging code FCBGA
package instruction BGA,
Contacts 676
Manufacturer packaging code BL676
Reach Compliance Code not_compliant
ECCN code EAR99
Other features HAVING 125MHZ INPUT REFERENCE CLOCK FREQUENCY.
Bus compatibility I2C; ISA; SMBUS; VGA
Maximum data transfer rate 48000 MBps
JESD-30 code S-PBGA-B676
JESD-609 code e0
length 27 mm
Humidity sensitivity level 4
Number of terminals 676
Maximum operating temperature 70 °C
Package body material PLASTIC/EPOXY
encapsulated code BGA
Package shape SQUARE
Package form GRID ARRAY
Peak Reflow Temperature (Celsius) 225
Maximum seat height 3.22 mm
Maximum supply voltage 1.1 V
Minimum supply voltage 0.9 V
Nominal supply voltage 1 V
surface mount YES
technology CMOS
Temperature level COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb)
Terminal form BALL
Terminal pitch 1 mm
Terminal location BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED
width 27 mm
uPs/uCs/peripheral integrated circuit type BUS CONTROLLER, PCI
From and above let us choose between "fish and fishing"
RS232 interface always makes us love and hate. Many years ago, there was a PNP/NPN stealing power serial port popular now. Its earliest intellectual property rights were estimated to be traced back to...
ZYXWVU MCU
【MSP430 Sharing】Design of electronic fuse based on embedded real-time operating system
The design of intelligent electronic fuse is realized by using embedded real-time operating system. The working principle, hardware circuit and programming skills of electronic fuse system composed of...
鑫海宝贝 Microcontroller MCU
【Circuit Show】Simulation Isolation Circuit Diagram
I didn't expect to be the first to participate in this event. I'm just throwing out some ideas. I hope that others will find something better! What I'm showing is an FM transmission system that uses l...
wljmm Analog electronics
40 experiments for beginners of microcontrollers
40 experiments for beginners of single-chip microcomputers are reproduced online for reference only!!!!!!...
kbw52 MCU
What is "j" in the resultant vector formula of three-phase symmetrical sinusoidal current?
I'd like to ask, I've just started learning vector control, what is "j" in the synthetic vector formula of three-phase symmetrical sinusoidal current? Thank you! !...
sunnjh Motor Drive Control(Motor Control)

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2895  1748  477  2831  335  59  36  10  57  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号