EEWORLDEEWORLDEEWORLD

Part Number

Search

71V35761S183BG8

Description
SRAM 4 MEG PBSRAM W/ FAST TC
Categorystorage    storage   
File Size833KB,22 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

71V35761S183BG8 Online Shopping

Suppliers Part Number Price MOQ In stock  
71V35761S183BG8 - - View Buy Now

71V35761S183BG8 Overview

SRAM 4 MEG PBSRAM W/ FAST TC

71V35761S183BG8 Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codePBGA
package instructionBGA, BGA119,7X17,50
Contacts119
Manufacturer packaging codeBG119
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.A
Base Number Matches1
128K x 36
IDT71V35761S/SA
3.3V Synchronous SRAMs
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
3.3V core power supply
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array
Green parts available, see ordering information
Functional Block Diagram
LBO
ADV
CEN
Burst
Sequence
INTERNAL
ADDRESS
CLK
ADSC
ADSP
CLK EN
Binary
Counter
CLR
2
Burst
Logic
17/18
A0*
A1*
Q0
Q1
128K x 36-
BIT
MEMORY
ARRAY
2
A
0
,A
1
17/18
A
2
–A
17
36
36
A
0 -
A
16/17
GW
BWE
BW
1
ADDRESS
REGISTER
Byte 1
Write Register
Byte 1
Write Driver
9
Byte 2
Write Register
Byte 2
Write Driver
BW
2
Byte 3
Write Register
9
Byte 3
Write Driver
BW
3
Byte 4
Write Register
9
Byte 4
Write Driver
BW
4
9
OUTPUT
REGISTER
CE
CS
0
CS
1
D
Q
Enable
Register
CLK EN
DATA
INPUT
REGISTER
ZZ
Powerdown
D
Q
Enable
Delay
Register
OE
OUTPUT
BUFFER
OE
I/O
0
— I/O
31
I/O
P1
— I/O
P4
36
,
5301 drw 01
TMS
TDI
TCK
TRST
(Optional)
JTAG
(SA Version)
TDO
1
©2014 Integrated Device Technology, Inc.
NOVEMBER 2014
DSC-5301/07

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2930  2326  280  1428  1241  59  47  6  29  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号