EEWORLDEEWORLDEEWORLD

Part Number

Search

DS42515

Description
Stacked Multi-Chip Package (MCP) Flash Memory and SRAM
Categorystorage    storage   
File Size381KB,57 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric Compare View All

DS42515 Overview

Stacked Multi-Chip Package (MCP) Flash Memory and SRAM

DS42515 Parametric

Parameter NameAttribute value
MakerAMD
Parts packaging codeBGA
package instructionLFBGA, BGA69,10X10,32
Contacts69
Reach Compliance Codecompli
Maximum access time85 ns
Other featuresSRAM IS ORGANISED AS 512K X 8 OR 256K X 16
JESD-30 codeR-PBGA-B69
length11 mm
memory density16777216 bi
Memory IC TypeMEMORY CIRCUIT
memory width16
Mixed memory typesFLASH+SRAM
Number of functions1
Number of terminals69
word count1048576 words
character code1000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-25 °C
organize1MX16
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA69,10X10,32
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
power supply3 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.000005 A
Maximum slew rate0.045 mA
Maximum supply voltage (Vsup)3.3 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width8 mm
DS42515
Stacked Multi-Chip Package (MCP) Flash Memory and SRAM
Am29DL164D Bottom Boot 16 Megabit (2 M x 8-Bit/1 M x 16-Bit) CMOS 3.0 Volt-only,
Simultaneous Operation Flash Memory and 4 Mbit (512 K x 8-Bit/ 256 K x 16-Bit) Static RAM
DISTINCTIVE CHARACTERISTICS
MCP Features
s
Power supply voltage of 2.7 to 3.3 volt
s
High performance
— 85 ns maximum access time
SOFTWARE FEATURES
s
Data Management Software (DMS)
— AMD-supplied software manages data programming and
erasing, enabling EEPROM emulation
— Eases sector erase limitations
s
Package
— 69-Ball FBGA
s
Supports Common Flash Memory Interface (CFI)
s
Erase Suspend/Erase Resume
— Suspends erase operations to allow programming in same
bank
s
Operating Temperature
— –25°C to +85°C
Flash Memory Features
ARCHITECTURAL ADVANTAGES
s
Simultaneous Read/Write operations
— Data can be continuously read from one bank while
executing erase/program functions in other bank
— Zero latency between read and write operations
s
Data# Polling and Toggle Bits
— Provides a software method of detecting the status of
program or erase cycles
s
Unlock Bypass Program command
— Reduces overall programming time when issuing multiple
program command sequences
HARDWARE FEATURES
s
Any combination of sectors can be erased
s
Ready/Busy# output (RY/BY#)
— Hardware method for detecting program or erase cycle
completion
s
Secured Silicon (SecSi) Sector: Extra 64 KByte sector
Factory locked and identifiable:
16 bytes available for
secure, random factory Electronic Serial Number; verifiable
as factory locked through autoselect function.
Customer lockable:
Can be read, programmed, or erased
just like other sectors. Once locked, data cannot be changed
s
Hardware reset pin (RESET#)
— Hardware method of resetting the internal state machine to
reading array data
s
Zero Power Operation
— Sophisticated power management circuits reduce power
consumed during inactive periods to nearly zero
s
WP#/ACC input pin
— Write protect (WP#) function allows protection of two outermost
boot sectors, regardless of sector protect status
— Acceleration (ACC) function accelerates program timing
s
Bottom boot block
s
Manufactured on 0.23 µm process technology
s
Compatible with JEDEC standards
— Pinout and software compatible with single-power-supply
flash standard
s
Sector protection
— Hardware method of locking a sector, either in-system or
using programming equipment, to prevent any program or
erase operation within that sector
— Temporary Sector Unprotect allows changing data in
protected sectors in-system
PERFORMANCE CHARACTERISTICS
s
High performance
— 85 ns access time
— Program time: 7 µs/word typical utilizing Accelerate function
SRAM Features
s
Power dissipation
— Operating: 50 mA maximum
— Standby: 7 µA maximum
s
Ultra low power consumption (typical values)
— 2 mA active read current at 1 MHz
— 10 mA active read current at 5 MHz
— 200 nA in standby or automatic sleep mode
s
Minimum 1 million write cycles guaranteed per sector
s
20 Year data retention at 125°C
— Reliable operation for the life of the system
s
s
s
s
CE1#s and CE2s Chip Select
Power down features using CE1#s and CE2s
Data retention supply voltage: 1.5 to 3.3 volt
Byte data control: LB#s (DQ0–DQ7), UB#s (DQ8–DQ15)
This document contains information on a product under development at Advanced Micro Devices. The information
is intended to help you evaluate this product. AMD reserves the right to change or discontinue work on this proposed
product without notice.
Publication#
23784
Rev:
B
Amendment/1
Issue Date:
March 15, 2001
Refer to AMD’s Website (www.amd.com) for the latest information.

DS42515 Related Products

DS42515 AM29DL164D
Description Stacked Multi-Chip Package (MCP) Flash Memory and SRAM Stacked Multi-Chip Package (MCP) Flash Memory and SRAM

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1525  19  1118  1284  474  31  1  23  26  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号