EEWORLDEEWORLDEEWORLD

Part Number

Search

74HC04DR2G

Description
Inverters HEX INVERTER
Categorylogic    logic   
File Size116KB,7 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Environmental Compliance
Download Datasheet Parametric View All

74HC04DR2G Online Shopping

Suppliers Part Number Price MOQ In stock  
74HC04DR2G - - View Buy Now

74HC04DR2G Overview

Inverters HEX INVERTER

74HC04DR2G Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSOIC
package instructionSOP, SOP14,.25
Contacts14
Reach Compliance Codeunknown
Factory Lead Time1 week
seriesHC/UH
JESD-30 codeR-PDSO-G14
JESD-609 codee3
length8.65 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeINVERTER
MaximumI(ol)0.004 A
Number of functions6
Number of entries1
Number of terminals14
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP14,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
method of packingTAPE AND REEL
Peak Reflow Temperature (Celsius)260
power supply2/6 V
Prop。Delay @ Nom-Sup22 ns
propagation delay (tpd)110 ns
Certification statusNot Qualified
Schmitt triggerNO
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width3.9 mm
Base Number Matches1
74HC04
Hex Inverter
High−Performance Silicon−Gate CMOS
The 74HC04 is identical in pinout to the LS04 and the MC14069.
The device inputs are compatible with Standard CMOS outputs; with
pullup resistors, they are compatible with LSTTL outputs.
The device consists of six three−stage inverters.
Features
http://onsemi.com
MARKING
DIAGRAMS
Output Drive Capability: 10 LSTTL Loads
Outputs Directly Interface to CMOS, NMOS and TTL
Operating Voltage Range: 2.0 to 6.0 V
Low Input Current: 1.0
mA
High Noise Immunity Characteristic of CMOS Devices
In Compliance With the JEDEC Standard No. 7A Requirements
ESD Performance: HBM
>
2000 V; Machine Model
>
200 V
Chip Complexity: 36 FETs or 9 Equivalent Gates
These are Pb−Free Devices
LOGIC DIAGRAM
A1
1
2
Y1
14
14
1
SOIC−14
D SUFFIX
CASE 751A
1
HC04G
AWLYWW
14
14
1
TSSOP−14
DT SUFFIX
CASE 948G
1
HC
04
ALYW
G
G
A2
3
4
Y2
A3
5
6
Y3
Y=A
A4
9
8
Y4
HC04
= Device Code
A
= Assembly Location
WL or L = Wafer Lot
Y
= Year
WW or W = Work Week
G or
G
= Pb−Free Package
(Note: Microdot may be in either location)
A5
11
10
Y5
FUNCTION TABLE
A6
13
12
Y6
Inputs
A
Outputs
Y
H
L
Pinout: 14−Lead Packages
(Top View)
V
CC
14
A6
13
Y6
12
A5
11
Y5
10
A4
9
Y4
8
L
H
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 2 of this data sheet.
1
A1
2
Y1
3
A2
4
Y2
5
A3
6
Y3
7
GND
©
Semiconductor Components Industries, LLC, 2007
March, 2007
Rev. 1
1
Publication Order Number:
74HC04/D

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2314  579  2885  773  55  47  12  59  16  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号