SYNCHRONOUS ETHERNET
IDT WAN PLL
™
IDT82V3390
DATASHEET
Version - 2
Datasheet
July 14, 2011
DISCLAIMER
Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best pos-
sible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry
described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other
rights, of Integrated Device Technology, Inc.
LIFE SUPPORT POLICY
Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is exe-
cuted between the manufacturer and an officer of IDT.
1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in
accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its
safety or effectiveness.
Table of Contents
Datasheet
FEATURES .............................................................................................................................................................................. 9
HIGHLIGHTS.................................................................................................................................................................................................... 9
MAIN FEATURES ............................................................................................................................................................................................ 9
OTHER FEATURES ......................................................................................................................................................................................... 9
APPLICATIONS....................................................................................................................................................................... 9
DESCRIPTION....................................................................................................................................................................... 10
FUNCTIONAL BLOCK DIAGRAM ........................................................................................................................................ 11
1 PIN ASSIGNMENT ........................................................................................................................................................... 12
2 PIN DESCRIPTION .......................................................................................................................................................... 13
3 FUNCTIONAL DESCRIPTION ......................................................................................................................................... 19
RESET ........................................................................................................................................................................................................... 19
MASTER CLOCK .......................................................................................................................................................................................... 19
INPUT CLOCKS & FRAME SYNC SIGNAL ................................................................................................................................................. 20
3.3.1 Input Clocks .................................................................................................................................................................................... 20
3.3.2 Frame SYNC Input Signals ............................................................................................................................................................ 20
3.4 INPUT CLOCK PRE-DIVIDER ...................................................................................................................................................................... 21
3.5 INPUT CLOCK QUALITY MONITORING ..................................................................................................................................................... 23
3.5.1 LOS Monitoring .............................................................................................................................................................................. 23
3.5.2 Activity Monitoring ......................................................................................................................................................................... 23
3.5.3 Frequency Monitoring ................................................................................................................................................................... 24
3.6 T0 / T4 DPLL INPUT CLOCK SELECTION .................................................................................................................................................. 26
3.6.1 External Fast Selection (T0 only) .................................................................................................................................................. 26
3.6.2 Forced Selection ............................................................................................................................................................................ 27
3.6.3 Automatic Selection ....................................................................................................................................................................... 27
3.7 SELECTED INPUT CLOCK MONITORING .................................................................................................................................................. 28
3.7.1 T0 / T4 DPLL Locking Detection ................................................................................................................................................... 28
3.7.1.1 Fast Loss .......................................................................................................................................................................... 28
3.7.1.2 Coarse Phase Loss .......................................................................................................................................................... 28
3.7.1.3 Fine Phase Loss ............................................................................................................................................................... 28
3.7.1.4 Hard Limit Exceeding ....................................................................................................................................................... 28
3.7.2 Locking Status ............................................................................................................................................................................... 28
3.7.3 Phase Lock Alarm (T0 only) .......................................................................................................................................................... 29
3.8 INPUT CLOCK SELECTION ......................................................................................................................................................................... 30
3.8.1 Input Clock Validity ........................................................................................................................................................................ 30
3.8.2 Input Clock Selection ..................................................................................................................................................................... 30
3.8.2.1 Revertive Switching .......................................................................................................................................................... 30
3.8.2.2 Non-Revertive Switching (T0 only) ................................................................................................................................... 31
3.8.3 Selected / Qualified Input Clocks Indication ................................................................................................................................ 31
3.9 SELECTED INPUT CLOCK STATUS VS. DPLL OPERATING MODE ....................................................................................................... 32
3.9.1 T0 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 32
3.9.2 T4 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 34
3.10 T0 / T4 DPLL OPERATING MODE ............................................................................................................................................................... 35
3.10.1 T0 DPLL Operating Mode .............................................................................................................................................................. 35
3.10.1.1 Free-Run Mode ................................................................................................................................................................ 35
3.10.1.2 Pre-Locked Mode ............................................................................................................................................................. 35
3.10.1.3 Locked Mode .................................................................................................................................................................... 35
3.1
3.2
3.3
Table of Contents
3
July 14, 2011
IDT82V3390 DATASHEET
SYNCHRONOUS ETHERNET WAN PLL
3.11
3.12
3.13
3.14
3.15
3.16
3.17
4.1
5.1
5.2
5.3
5.4
5.5
5.6
3.10.1.3.1 Temp-Holdover Mode .................................................................................................................................... 35
3.10.1.4 Lost-Phase Mode ............................................................................................................................................................. 35
3.10.1.5 Holdover Mode ................................................................................................................................................................. 35
3.10.1.5.1 Automatic Instantaneous ............................................................................................................................... 36
3.10.1.5.2 Automatic Slow Averaged ............................................................................................................................. 36
3.10.1.5.3 Automatic Fast Averaged .............................................................................................................................. 36
3.10.1.5.4 Manual ........................................................................................................................................................... 36
3.10.1.5.5 Holdover Frequency Offset Read .................................................................................................................. 36
3.10.1.6 Pre-Locked2 Mode ........................................................................................................................................................... 36
3.10.2 T4 DPLL Operating Mode .............................................................................................................................................................. 36
3.10.2.1 Free-Run Mode ................................................................................................................................................................ 36
3.10.2.2 Locked Mode .................................................................................................................................................................... 36
3.10.2.3 Holdover Mode ................................................................................................................................................................. 36
T0 / T4 DPLL OUTPUT ................................................................................................................................................................................. 38
3.11.1 PFD Output Limit ............................................................................................................................................................................ 38
3.11.2 Frequency Offset Limit .................................................................................................................................................................. 38
3.11.3 Hitless Reference Switching (T0 only) ......................................................................................................................................... 38
3.11.4 Phase Offset Selection (T0 only) .................................................................................................................................................. 38
3.11.5 Five Paths of T0 / T4 DPLL Outputs ............................................................................................................................................. 38
3.11.5.1 T0 Path ............................................................................................................................................................................. 38
3.11.5.2 T4 Path ............................................................................................................................................................................. 38
T0 / T4 APLL ................................................................................................................................................................................................. 40
3.12.1 OPTIONAL EXTERNAL FILTER ..................................................................................................................................................... 40
OUTPUT CLOCKS & FRAME SYNC SIGNALS ........................................................................................................................................... 41
3.13.1 Output Clocks ................................................................................................................................................................................. 41
3.13.2 Frame SYNC Output Signals ......................................................................................................................................................... 43
MASTER / SLAVE CONFIGURATION ......................................................................................................................................................... 45
INTERRUPT SUMMARY ............................................................................................................................................................................... 46
T0 AND T4 SUMMARY ................................................................................................................................................................................. 46
POWER SUPPLY FILTERING TECHNIQUES ............................................................................................................................................. 47
MASTER / SLAVE APPLICATION ............................................................................................................................................................... 48
4 TYPICAL APPLICATION ................................................................................................................................................. 48
5 MICROPROCESSOR INTERFACE .................................................................................................................................. 49
EPROM MODE .............................................................................................................................................................................................. 51
MULTIPLEXED MODE .................................................................................................................................................................................. 52
INTEL MODE ................................................................................................................................................................................................. 55
MOTOROLA MODE ...................................................................................................................................................................................... 57
SERIAL MODE .............................................................................................................................................................................................. 59
I2C MODE ...................................................................................................................................................................................................... 61
5.6.1 I2C Device address ........................................................................................................................................................................ 61
5.6.2 I2C Bus Timing ............................................................................................................................................................................... 61
5.6.3 Supported Transactions ................................................................................................................................................................ 61
6 JTAG ................................................................................................................................................................................ 63
7 PROGRAMMING INFORMATION .................................................................................................................................... 64
7.1
7.2
REGISTER MAP ............................................................................................................................................................................................ 64
REGISTER DESCRIPTION ........................................................................................................................................................................... 70
7.2.1 Global Control Registers ............................................................................................................................................................... 70
7.2.2 Interrupt Registers ......................................................................................................................................................................... 79
7.2.3 Input Clock Frequency & Priority Configuration Registers ....................................................................................................... 84
7.2.4 Input Clock Quality Monitoring Configuration & Status Registers ......................................................................................... 107
7.2.5 T0 / T4 DPLL Input Clock Selection Registers ........................................................................................................................... 123
7.2.6 T0 / T4 DPLL State Machine Control Registers ......................................................................................................................... 127
7.2.7 T0 / T4 DPLL & APLL Configuration Registers .......................................................................................................................... 129
Datasheet
4
July 14, 2011
IDT82V3390 DATASHEET
SYNCHRONOUS ETHERNET WAN PLL
8 THERMAL MANAGEMENT ........................................................................................................................................... 156
8.1
8.2
8.3
8.4
9.1
9.2
9.3
JUNCTION TEMPERATURE ...................................................................................................................................................................... 156
EXAMPLE OF JUNCTION TEMPERATURE CALCULATION ................................................................................................................... 156
HEATSINK EVALUATION .......................................................................................................................................................................... 156
TQFP EPAD THERMAL RELEASE PATH ................................................................................................................................................. 157
ABSOLUTE MAXIMUM RATING ................................................................................................................................................................ 158
RECOMMENDED OPERATION CONDITIONS .......................................................................................................................................... 158
I/O SPECIFICATIONS ................................................................................................................................................................................. 159
9.3.1 AMI Input / Output Port ................................................................................................................................................................ 159
9.3.1.1 Structure ......................................................................................................................................................................... 159
9.3.1.2 I/O Level ......................................................................................................................................................................... 159
9.3.1.3 Over-Voltage Protection ................................................................................................................................................. 161
9.3.2 CMOS Input / Output Port ............................................................................................................................................................ 161
9.3.3 PECL / LVDS Input / Output Port ................................................................................................................................................ 162
9.3.3.1 PECL Input / Output Port ................................................................................................................................................ 162
9.3.3.2 LVDS Input / Output Port ................................................................................................................................................ 164
9.3.3.3 Single-Ended Input for Differential Input ........................................................................................................................ 165
JITTER PERFORMANCE ........................................................................................................................................................................... 166
OUTPUT WANDER GENERATION ............................................................................................................................................................ 170
INPUT / OUTPUT CLOCK TIMING ............................................................................................................................................................. 171
OUTPUT CLOCK TIMING ........................................................................................................................................................................... 172
7.2.8 Output Configuration Registers .................................................................................................................................................. 143
7.2.9 Phase Transient Monitor & Phase Offset Control Registers .................................................................................................... 154
7.2.10 Synchronization Configuration Registers ................................................................................................................................. 155
9 ELECTRICAL SPECIFICATIONS .................................................................................................................................. 158
9.4
9.5
9.6
9.7
PACKAGE DIMENSIONS.................................................................................................................................................... 178
ORDERING INFORMATION................................................................................................................................................ 181
REVISION HISTORY ........................................................................................................................................................... 181
Datasheet
5
July 14, 2011