EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL40214LDG1

Description
Low Skew Clock Driver, 4000/14000/40000 Series, 8 True Output(s), 0 Inverted Output(s), CMOS
Categorylogic   
File Size488KB,22 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Download Datasheet Parametric View All

ZL40214LDG1 Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL40214LDG1 - - View Buy Now

ZL40214LDG1 Overview

Low Skew Clock Driver, 4000/14000/40000 Series, 8 True Output(s), 0 Inverted Output(s), CMOS

ZL40214LDG1 Parametric

Parameter NameAttribute value
MakerMicrochip
package instructionHVQCCN,
Reach Compliance Codecompliant
Factory Lead Time6 weeks
Other featuresALSO OPERATES AT 3.3 V SUPPLY
series4000/14000/40000
Input adjustmentDIFFERENTIAL
JESD-30 codeS-XQCC-N16
length3 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals16
Actual output times8
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
propagation delay (tpd)2 ns
Same Edge Skew-Max(tskwd)0.1 ns
Maximum seat height1 mm
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
width3 mm
Base Number Matches1
ZL40214
Precision 1:4 LVDS Fanout Buffer
Data Sheet
April 2014
Features
Inputs/Outputs
Accepts differential or single-ended input
• LVPECL, LVDS, CML, HCSL, LVCMOS
Four precision LVDS outputs
Operating frequency up to 750 MHz
Ordering Information
ZL40214LDG1
ZL40214LDF1
16 Pin QFN
16 Pin QFN
Matte Tin
Package size: 3 x 3 mm
-40
o
C to +85
o
C
Trays
Tape and Reel
Power
Options for 2.5 V or 3.3 V power supply
On-chip Low Drop Out (LDO) Regulator for superior
power supply noise rejection
Current consumption of 61 mA
Applications
General purpose clock distribution
Low jitter clock trees
Logic translation
Clock and data signal restoration
Wired communications: OTN, SONET/SDH, GE,
10 GE, FC and 10G FC
PCI Express generation 1/2/3 clock distribution
Wireless communications
High performance microprocessor clock
distribution
Performance
Ultra low additive jitter of 92 fs RMS
out0_p
out0_n
out1_p
out1_n
clk_p
clk_n
Buffer
out2_p
out2_n
out3_p
out3_n
Figure 1 - Functional Block Diagram
1
Microsemi Corporation
Copyright 2014, Microsemi Corporation. All Rights Reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1490  2070  718  462  938  30  42  15  10  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号