EEWORLDEEWORLDEEWORLD

Part Number

Search

DJIXFPCD0QE000

Description
Advanced 8-Port 10/100 Mbps PHY Transceivers
File Size2MB,226 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Download Datasheet View All

DJIXFPCD0QE000 Overview

Advanced 8-Port 10/100 Mbps PHY Transceivers

Intel
®
LXT9785 and Intel
®
LXT9785E
Advanced 8-Port 10/100 Mbps PHY
Transceivers
Datasheet
The Intel
®
LXT9785 and Intel
®
LXT9785E are 8-port Fast Ethernet PHY Transceivers
supporting IEEE 802.3 physical layer applications at 10 Mbps and 100 Mbps. These devices
provide Serial/Source Synchronous Serial Media Independent Interfaces (SMII/SS-SMII) and
Reduced Media Independent Interface (RMII) for switching and other independent port
applications. The LXT9785 and LXT9785E are identical except for the IP telephony features
included in the LXT9785E transceiver. The LXT9785E is an enhanced version of the LXT9785
that detects Data Terminal Equipment (DTE) requiring power from the switch over a CAT5
cable. The system uses the information collected by the LXT97985E to apply power if the DTE
at the far end requires power over the cable, such as an IP telephone.
Each network port can provide a twisted-pair (TP) or Low-Voltage Positive Emitter Coupled
Logic (LVPECL) interface. The twisted-pair interface supports 10 Mbps and 100 Mbps
(10BASE-T and 100BASE-TX) Ethernet over twisted-pair. The LVPECL interface supports
100 Mbps (100BASE-FX) Ethernet over fiber-optic media.
The LXT9785/LXT9785E provides three discrete LED driver outputs for each port. The devices
support both half-duplex and full-duplex operation at 10 Mbps and 100 Mbps and require only a
single 2.5 V power supply.
Applications
Enterprise switches
IP telephony switches
Storage Area Networks
Multi-port Network Interface Cards (NICs)
Product Features
Eight IEEE 802.3-compliant 10BASE-T or
100BASE-TX ports with integrated filters.
100BASE-FX fiber-optic capability on all
ports.
2.5 V operation.
Low power consumption; 250 mW per port
typical.
Multiple RMII or SMII/SS-SMII ports for
independent PHY port operation.
Auto MDI/MDIX crossover capability.
Proprietary Optimal Signal Processing™
architecture improves SNR by 3 dB over
ideal analog filters.
Optimized for dual-high stacked RJ-45
applications.
MDIO sectionalization into 2x4 or 1x8
configurations.
Supports both auto-negotiation systems and
legacy systems without auto-negotiation
capability.
Robust baseline wander correction.
Configurable through the MDIO port or
external control pins.
JTAG boundary scan.
208-pin PQFP: LXT9785HC,
LXT9785EHC, LXT9785HE.
241-ball BGA: LXT9785BC,
LXT9785EBC.
196-ball BGA: LXT9785MBC
DTE detection for remote powering
applications (LXT9785E only).
Extended temperature operation of -40
o
C to
+85
o
C (LXT9785HE).
Document Number: 249241
Revision Number: 007
Revision Date: August 28, 2003
DVCC and ground
Why is DVCC and ground connected to 104 on the 430 development board? Is it written in the datasheet? Is there any measurement of how many are connected? Also, what is the relationship between 3.3V, 5...
gh1134537617 Microcontroller MCU
Application of infrared thermal imaging camera detection function in security and defense
Infrared thermal imagers have been widely used in security systems due to their unique features and functions, and have become a star in security monitoring systems. Infrared thermal imagers have a co...
xyh_521 Industrial Control Electronics
Detailed explanation of FPGA digital tube dynamic scanning attachment
Stopwatch function 1. Project background is the same as the previous project. 2. Design goal The development board or module has 8-bit digital tubes. This design needs to use 1 digital tube, namely di...
guyu_1 FPGA/CPLD
The monostable delay circuit is composed of a single op amp connected as a voltage comparator.
The monostable delay circuit is composed of a single operational amplifier connected as a voltage comparator. The circuit is shown in the attached figure. It has the characteristics of simple circuit ...
linda_xia Analog electronics
Help: 8051SFR problem
In 8051, is the only SFR sfr XX = 0x80; // (80H~FFH)? Has anyone seen the following usage? In 8051, SFR can only be sfr XX = 0x08; Can this be changed in Keil? #define XX DBYTE[ 0x08] sfr can sfr func...
kinglong2765 MCU
Why can't the LT3015 power chip carry a 1A load?
Recently I saw a power chip LT3015, which has an adjustable voltage of -1.22V to -29.5V and can carry a 1A load. After I connected it according to the standard circuit in the manual, I adjusted the vo...
tuxiaoli20 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 99  1740  2808  2222  1414  2  36  57  45  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号