Freescale Semiconductor
Technical Data
Document Number: MPC8280EC
Rev. 2, 09/2011
MPC8280
PowerQUICC II Family
Hardware Specifications
This document contains detailed information about power
considerations, DC/AC electrical characteristics, and AC
timing specifications for .13µm (HiP7) members of the
PowerQUICC II family of integrated communications
processors—the MPC8280, the MPC8275, and the
MPC8270 (collectively called the MPC8280 throughout this
document).
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . 7
DC Electrical Characteristics . . . . . . . . . . . . . . . . . . . 9
Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . 12
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
AC Electrical Characteristics . . . . . . . . . . . . . . . . . . 16
Clock Configuration Modes . . . . . . . . . . . . . . . . . . . 26
Pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Package Description . . . . . . . . . . . . . . . . . . . . . . . . . 75
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . 79
Document Revision History . . . . . . . . . . . . . . . . . . . 79
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
© 2011 Freescale Semiconductor, Inc. All rights reserved.
Overview
1
Overview
Table 1. MPC8280 PowerQUICC II Family Functionality
SoCs
Functionality
MPC8270
Package
1
480 TBGA
Serial communications controllers (SCCs)
QUICC multi-channel controller (QMC)
Fast communication controllers (FCCs)
I-Cache (Kbyte)
D-Cache (Kbyte)
Ethernet (10/100)
UTOPIA II Ports
Multi-channel controllers (MCCs)
PCI bridge
Transmission convergence (TC) layer
Inverse multiplexing for ATM (IMA)
Universal serial bus (USB) 2.0 full/low rate
Security engine (SEC)
1
This table shows the functionality supported by each SoC in the MPC8280 family.
MPC8275
516 PBGA
4
—
3
16
16
3
2
1
Yes
—
—
1
—
MPC8280
480 TBGA
4
—
3
16
16
3
2
2
Yes
Yes
Yes
1
—
516 PBGA
4
—
3
16
16
3
0
1
Yes
—
—
1
—
4
—
3
16
16
3
0
1
Yes
—
—
1
—
See
Table 2.
Devices in the MPC8280 family are available in four packages—the standard ZU and VV packages and
the alternate VR or ZQ packages—as shown in
Table 2.
Note that throughout this document, references to
the MPC8280 and the MPC8270 are inclusive of VR and ZQ package devices unless otherwise specified.
For more information on VR and ZQ packages, contact your Freescale sales office. For package ordering
information, see
Section 10, “Ordering Information.”
Table 2. HiP7 PowerQUICC II Device Packages
Code
(Package)
Device
MPC8270
MPC8270
MPC8270VR
MPC8270ZQ
ZU
(480 TBGA—Leaded)
MPC8280
VV
VR
(480 TBGA—Lead Free) (516 PBGA—Lead free)
MPC8280
MPC8275VR
ZQ
(516 PBGA—Lead spheres)
MPC8275ZQ
MPC8280 PowerQUICC II Family Hardware Specifications, Rev. 2
2
Freescale Semiconductor
Overview
This figure shows the block diagram of the SoC. Shaded portions are SoC-specific; see the notes below
the figure.
16 KB
I-Cache
I-MMU
G2_LE Core
System Interface Unit
(SIU)
16 KB
D-Cache
D-MMU
Bus Interface Unit
60x-to-PCI
Bridge
60x-to-Local
Bridge
Memory Controller
Serial
DMAs
4 Virtual
IDMAs
Clock Counter
System Functions
60x Bus
PCI Bus
32 bits, up to 66 MHz
or
Local Bus
32 bits, up to 100 MHz
Communication Processor Module (CPM)
Timers
Parallel I/O
Baud Rate
Generators
Interrupt
Controller
32 KB
Instruction
RAM
32 KB
Data
RAM
32-bit RISC Microcontroller
and Program ROM
IMA
1
Microcode
MCC1
1
MCC2
FCC1
FCC2
FCC3
SCC1
SCC2
SCC3
SCC4/
USB
SMC1
SMC2
SPI
I
2
C
TC Layer Hardware1
Time Slot Assigner
Serial Interface2
8 TDM Ports2
3 MII or RMII
Ports
2 UTOPIA
Ports3
Non-Multiplexed
I/O
Notes:
1
MPC8280 only (not
on MPC8270,
the VR package, nor the ZQ package)
2
MPC8280 has 2 serial interface (SI) blocks and 8 TDM ports. MPC8270 and the VR and ZQ packages have
only 1 SI block and 4 TDM ports (TDM2[A–D]).
3
MPC8280, MPC8275VR, MPC8275ZQ only (not
on MPC8270,
MPC8270VR, nor MPC8270ZQ)
Figure 1. SoC Block Diagram
1.1
Features
The major features of the SoC are as follows:
• Dual-issue integer (G2_LE) core
— A core version of the EC603e microprocessor
— System core microprocessor supporting frequencies of 166–450 MHz
— Separate 16 KB data and instruction caches:
– Four-way set associative
– Physically addressed
– LRU replacement algorithm
— Power Architecture®-compliant memory management unit (MMU)
MPC8280 PowerQUICC II Family Hardware Specifications, Rev. 2
Freescale Semiconductor
3
Overview
•
•
•
•
•
•
— Common on-chip processor (COP) test interface
— High-performance (SPEC95 benchmark at 450 MHz; 855 Dhrystones MIPS at 450 MHz)
— Supports bus snooping
— Support for data cache coherency
— Floating-point unit (FPU)
Separate power supply for internal logic and for I/O
Separate PLLs for G2_LE core and for the communications processor module (CPM)
— G2_LE core and CPM can run at different frequencies for power/performance optimization
— Internal core/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 4.5:1, 5:1, 6:1,
7:1, 8:1
— Internal CPM/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1, 8:1
ratios
64-bit data and 32-bit address 60x bus
— Bus supports multiple master designs
— Supports single- and four-beat burst transfers
— 64-, 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
— Supports data parity or ECC and address parity
32-bit data and 18-bit address local bus
— Single-master bus, supports external slaves
— Eight-beat burst transfers
— 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
60x-to-PCI bridge
— Programmable host bridge and agent
— 32-bit data bus, 66.67/83.3/100 MHz, 3.3 V
— Synchronous and asynchronous 60x and PCI clock modes
— All internal address space available to external PCI host
— DMA for memory block transfers
— PCI-to-60x address remapping
PCI bridge
— PCI Specification Revision 2.2 compliant and supports frequencies up to 66 MHz
— On-chip arbitration
— Support for PCI-to-60x-memory and 60x-memory-to-PCI streaming
— PCI host bridge or periphera
l
capabilities
— Includes 4 DMA channels for the following transfers:
– PCI-to-60x to 60x-to-PCI
– 60x-to-PCI to PCI-to-60x
– 60x-to-PCI to 60x-to-PCI
MPC8280 PowerQUICC II Family Hardware Specifications, Rev. 2
4
Freescale Semiconductor
Overview
•
•
•
•
— Includes all of the configuration registers (which are automatically loaded from the EPROM
and used to configure the MPC8280) required by the PCI standard as well as message and
doorbell registers
— Supports the I
2
O standard
— Hot-swap friendly (supports the hot swap specification as defined by PICMG 2.1 R1.0 August
3, 1998)
— Support for 66.67/83.33/100 MHz, 3.3 V specification
— 60x-PCI bus core logic that uses a buffer pool to allocate buffers for each port
— Uses the local bus signals, removing need for additional pins
System interface unit (SIU)
— Clock synthesizer
— Reset controller
— Real-time clock (RTC) register
— Periodic interrupt timer
— Hardware bus monitor and software watchdog timer
— IEEE 1149.1 JTAG test access port
12-bank memory controller
— Glueless interface to SRAM, page mode SDRAM, DRAM, EPROM, Flash, and other
user-definable peripherals
— Byte write enables and selectable parity generation
— 32-bit address decodes with programmable bank size
— Three user-programmable machines, general-purpose chip-select machine, and page mode
pipeline SDRAM machine
— Byte selects for 64-bit bus width (60x) and byte selects for 32-bus width (local)
— Dedicated interface logic for SDRAM
CPU core can be disabled and the device can be used in slave mode to an external core
Communications processor module (CPM)
— Embedded 32-bit communications processor (CP) uses a RISC architecture for flexible support
for communications protocols
— Interfaces to G2_LE core through an on-chip 32 KB dual-port data RAM, an on-chip 32 KB
dual-port instruction RAM and DMA controller
— Serial DMA channels for receive and transmit on all serial channels
— Parallel I/O registers with open-drain and interrupt capability
— Virtual DMA functionality executing memory-to-memory and memory-to-I/O transfers
— Three fast communications controllers supporting the following protocols:
– 10/100-Mbit Ethernet/IEEE 802.3 CDMA/CS interface through media independent
interface (MII) or reduced media independent interface (RMII)
MPC8280 PowerQUICC II Family Hardware Specifications, Rev. 2
Freescale Semiconductor
5