EEWORLDEEWORLDEEWORLD

Part Number

Search

GS816132DGD-250I

Description
SRAM 2.5 or 3.3V 512K x 32 16M
Categorystorage    storage   
File Size318KB,37 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS816132DGD-250I Online Shopping

Suppliers Part Number Price MOQ In stock  
GS816132DGD-250I - - View Buy Now

GS816132DGD-250I Overview

SRAM 2.5 or 3.3V 512K x 32 16M

GS816132DGD-250I Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Factory Lead Time10 weeks
Maximum access time5.5 ns
Other featuresFLOW THROUGH OR PIPELINED ARCHITECTURE, ALSO OPERATES AT 3.3V
JESD-30 codeR-PBGA-B165
length15 mm
memory density16777216 bit
Memory IC TypeCACHE SRAM
memory width32
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX32
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and 165-bump BGA packages
available
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
(Single Cycle Deselect) pipelined synchronous SRAM. DCD
(Dual Cycle Deselect) versions are also available. SCD
SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs
immediately after the deselect command has been captured in
the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
operates on a 3.3 V or 2.5 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description
Applications
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
is
an 18,874,368-bit high performance synchronous SRAM with
a 2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
370
430
4.0
4.0
275
315
1/37
-375
2.5
2.66
350
410
4.2
4.2
265
300
-333
2.5
3.3
310
365
4.5
4.5
255
285
-250
2.5
4.0
250
290
5.5
5.5
220
250
-200
3.0
5.0
210
240
6.5
6.5
205
225
-150
3.8
6.7
185
200
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2011, GSI Technology
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
IoT security extraction "teeth" practice - a preliminary study of low-power Bluetooth (BLE) (zt)
I’ve been having a headache with security issues while working on a project recently. I came across an article and would like to share it with you. Author: FengGou Link: [url=http://drops.wooyun.org/t...
freebsder RF/Wirelessly
What is a push-pull power amplifier?
Using two transistors with the same characteristics, make them both work in Class B state, one of which works in the positive half cycle and the other in the negative half cycle, and then try to combi...
fish001 Analogue and Mixed Signal
The first time I saw a fake PFC inductor
A few days ago, I saw a post saying that some unknown brand switching power supplies use fake PFC inductors. Today, I finally encountered one. Without further ado, here are the pictures.Let’s first lo...
wangjiafu1985 Power technology
The development of video servers
Keywords: [b]Video Server[/b] With the demand of urban monitoring projects in various places, the stability of domestic network applications and the rapid development of high bandwidth, these have bec...
gzycxfj Industrial Control Electronics
Protel copper plating image
I have already placed copper on the top layer, and now I want to mirror the copper on the top layer to the bottom layer, while keeping the copper on the top layer. How can I do this? I have tried drag...
sanlin1997 PCB Design
OLED_12896_GR_Lib function-function structure
The OLED_12896_GR_Lib function is used to draw basic graphics on the OLED display on the development board. It includes a series of functions such as drawing points, lines, circles, and rectangles. Al...
柳叶舟 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2506  708  491  2766  2778  51  15  10  56  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号