EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8662D08BD-350M

Description
SRAM 1.8 or 1.5V 8M x 8 64M
Categorystorage   
File Size248KB,31 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8662D08BD-350M Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8662D08BD-350M - - View Buy Now

GS8662D08BD-350M Overview

SRAM 1.8 or 1.5V 8M x 8 64M

GS8662D08BD-350M Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerGSI Technology
Product CategorySRAM
Memory Size72 Mbit
Organization8 M x 8
Maximum Clock Frequency350 MHz
Interface TypeParallel
Supply Voltage - Max1.9 V
Supply Voltage - Min1.7 V
Supply Current - Max845 mA
Minimum Operating Temperature- 55 C
Maximum Operating Temperature+ 125 C
Mounting StyleSMD/SMT
Package / CaseBGA-165
PackagingTray
Memory TypeQDR-II
TypeSigmaQuad-II
Moisture SensitiveYes
Factory Pack Quantity15
GS8662D08/09/18/36BD-350M
165-Bump BGA
Military Temp
Features
• Military Temperature Range
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• Burst of 4 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with present 144 Mb devices
• 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
72Mb SigmaQuad-II
TM
Burst of 4 SRAM
Clocking and Addressing Schemes
350 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
The GS8662D08/09/18/36BD SigmaQuad-II SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer. The device also allows the user to manipulate the
output register clock inputs quasi independently with the C and
C clock inputs. C and C are also independent single-ended
clock inputs, not differential inputs. If the C clocks are tied
high, the K clocks are routed internally to fire the output
registers instead.
Each internal read and write operation in a SigmaQuad-II B4
RAM is four times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore the address
field of a SigmaQuad-II B4 RAM is always two address pins
less than the advertised index depth (e.g., the 8M x 8 has a 2M
addressable index).
SigmaQuad™ Family Overview
The GS8662D08/09/18/36BD are built in compliance with
the SigmaQuad-II SRAM pinout standard for Separate I/O
synchronous SRAMs. They are 75,497,472-bit (72Mb)
SRAMs. The GS8662D08/09/18/36BD SigmaQuad SRAMs
are just one element in a family of low power, low voltage
HSTL I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
-350M
tKHKH
tKHQV
2.86 ns
0.45 ns
Rev: 1.00 10/2012
1/31
© 2012, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 532  1071  2825  1064  2520  11  22  57  51  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号