EEWORLDEEWORLDEEWORLD

Part Number

Search

530EA799M000DGR

Description
LVPECL Output Clock Oscillator, 799MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530EA799M000DGR Overview

LVPECL Output Clock Oscillator, 799MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EA799M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency799 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Help the lab transfer some of the remaining chip development tools from his projects.
The chips are: Name Quantity AT89C52 50 3 yuan each ATmega16L 11 11 ATmega16l + 1 ATmega32L = 200 yuan including express delivery ATmega32L 1PIC16F877 7PIC16F84A 40 7 yuan each Note: All PIC series ch...
wanghongyang Buy&Sell
About connecting to the controller via wireless LAN
There is a controller device with a LAN interface and an IP address of 200.200.200.*. It is directly connected to the computer through a network cable. The computer's IP address is set to 200.200.200....
ludongyan Embedded System
RTT & Renesas high-performance CPK-RA6M4 development board evaluation - development environment construction
1. Introduction to CPK-RA6M4 development board This development board is designed based on Renesas R7FA6M4AF3CFB, and it has the following features:144-pin LQFP package200 MHz Arm Cortex-M33 core with...
怀揣少年梦 Renesas Electronics MCUs
Looking for a font extraction software
I searched for more than 10 programs online today, but none of them satisfied me. Actually, my requirements are very simple. I want to be able to input text and edit it, arrange it in rows or columns,...
简糊仙 51mcu
Undefined instruction
I bought a development board from Beijing Microchip Technology, which came with software libraries from St. I added these libraries to the application file and compiled them fine, but when simulating,...
panhaowh2008 stm32/stm8
ADI Notes High-Speed ADC Layout and Routing Techniques
[i=s]This post was last edited by paulhyde on 2014-9-15 03:49[/i] High-speed signal...
longhaozheng Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2097  598  1570  1861  2618  43  13  32  38  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号