EEWORLDEEWORLDEEWORLD

Part Number

Search

GS816132

Description
1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
File Size594KB,36 Pages
ManufacturerETC
Download Datasheet Compare View All

GS816132 Overview

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

GS816118(T/D)/GS816132(D)/GS816136(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the user
via the FT mode pin (Pin 14). Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the Data
Output Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
SCD Pipelined Reads
The GS816118(T/D)/GS816132(D)/GS816136(T/D) is a SCD (Single
Cycle Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs begin
turning off their outputs immediately after the deselect command has
been captured in the input registers.
Functional Description
Applications
The GS816118(T/D)/GS816132(D)/GS816136(T/D) is an
18,874,368-bit high performance synchronous SRAM with a 2-bit
burst address counter. Although of a type originally developed for
Level 2 Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Controls
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
Core and Interface Voltages
The GS816118(T/D)/GS816132(D)/GS816136(T/D) operates on a 2.5
V or 3.3 V power supply. All input are 3.3 V and 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Parameter Synopsis
-250 -225 -200 -166 -150 -133 Unit
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
2.5
4.0
280
330
275
320
5.5
5.5
175
200
175
200
2.7
4.4
255
300
250
295
6.0
6.0
165
190
165
190
3.0
5.0
230
270
230
265
6.5
6.5
160
180
160
180
3.4
6.0
200
230
195
225
7.0
7.0
150
170
150
170
3.8
6.7
185
215
180
210
7.5
7.5
145
165
145
165
4.0
7.5
165
190
165
185
8.5
8.5
135
150
135
150
ns
ns
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 2.13 11/2004
1/36
© 1999, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS816132 Related Products

GS816132 GS816118 GS816118D GS816118T GS816132D GS816136 GS816136D) GS816136T
Description 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs 1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
DingDing serial port has been updated, the software will never be disconnected or crashed again
I have been using DingDing and I think it is very useful, but the serial port is lost and the software will crash. Today I found an update, which is great. There are some more functions, such as wavef...
weizhongc MCU
Saelae16 logic analyzer finally came out, with a maximum sampling rate of 100M and a total of 16CH
Since Saleae8 was easily copied, Saleae strengthened the encryption when designing Saleae Logic16. We started in November last year and spent $299 to buy an original product from Saleae. We cracked an...
cedaisong1 DIY/Open Source Hardware
TCPMP video playback is very slow
I transplanted a TCPMP program to WinCE, but the video playback is very stuck. I converted the resolution of the source to 320*240 and it is no longer stuck. What is the reason? Is there any way to so...
jjphero Embedded System
Migrating Software Projects from StellarisWare to TivaWare
Migrating Software Projects from StellarisWare to TivaWare...
蓝雨夜 Microcontroller MCU
【bk7231N】Exploration of Tuya products in SPI and other communication aspects
After doing a lot of embedded systems, I instinctively consider the richness of a chip's peripherals, so I want to investigate the peripheral performance of the Tuya chip in my hand. So I proposed a t...
javnson RF/Wirelessly
RTDX Application Debugging
RTDX tests DSP Target to transfer data to PC: a) Create a project, edit the source code (.c/.asm), add header files (.h), library files (.lib) and link command files (.cmd) b) Add and modify the RTDX ...
Aguilera DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1714  2725  644  2196  1140  35  55  13  45  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号