EEWORLDEEWORLDEEWORLD

Part Number

Search

552AA000016DGR

Description
VCXO Oscillators VCXO; Diff/SE; Dual Freq; 10-1417 MHz
CategoryPassive components   
File Size341KB,15 Pages
ManufacturerSilicon Laboratories
Download Datasheet Parametric View All

552AA000016DGR Online Shopping

Suppliers Part Number Price MOQ In stock  
552AA000016DGR - - View Buy Now

552AA000016DGR Overview

VCXO Oscillators VCXO; Diff/SE; Dual Freq; 10-1417 MHz

552AA000016DGR Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerSilicon Laboratories
Product CategoryVCXO Oscillators
Frequency10 MHz to 945 MHz
Frequency Stability100 PPM
Load Capacitance15 pF
Operating Supply Voltage3.3 V
Supply Voltage - Min2.97 V
Supply Voltage - Max3.63 V
Output FormatLVPECL
Termination StyleSMD/SMT
Package / Case5 mm x 7 mm
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
Length7 mm
Height1.65 mm
Width5 mm
PackagingBox
Current Rating120 mA
Duty Cycle - Max55 %
Mounting StyleSMD/SMT
Si 5 5 2
R
EVISION
D
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R Y S TA L
O
SCILLATOR
( V C X O ) 1 0 MH
Z TO
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
Ordering Information:
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
See page 10.
Description
The Si552 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments typically found in communication
systems. The Si552 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
FS
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
ADC
V
C
FS
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si552
2013 Specialty Questions Sharing
[i=s]This post was last edited by paulhyde on 2014-9-15 03:01[/i] Competition topic sharing...
小打小闹赢大奖 Electronics Design Contest
Application of PTR8000 in wireless remote control system
[i=s]This post was last edited by paulhyde on 2014-9-15 09:40[/i] Please take a look...
fhyfm Electronics Design Contest
What do you guys use to compile KW41z?
I looked at the examples provided by NXP, which include various compilation systems. There are examples for the SDK compilation system, but when it comes to the wireless part, there is no SDK. What co...
dontium NXP MCU
The principle of BLDC square wave sensorless control based on ADC sampling and integration
Author: Hardy Zhou This article mainly refers to the TIDA-010031 reference design and analyzes the principle of ADC sampling integral square wave non-sensing control to help everyone better complete s...
alan000345 Analogue and Mixed Signal
Direction of MSP430 ports
[align=left]Do the direction register and output register of the MSP430 port not interfere with each other? Can the output register be set to output data even if the port is set to input mode? [/align...
量子阱 Microcontroller MCU
I have asked many questions about WIN CE 5.0 in many groups and forums, but no one has answered! Thank you everyone!
[img]D:\1.jpg[/img] [img]D:\2.jpg[/img] I have followed the above instructions but it still doesn't work! Please give me some advice! Thank you!...
hhhhwangba Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2603  1058  171  139  1559  53  22  4  3  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号