EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V273L6PF

Description
16K X 18 OTHER FIFO, 6.5 ns, PQFP80
Categorystorage   
File Size422KB,45 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

IDT72V273L6PF Overview

16K X 18 OTHER FIFO, 6.5 ns, PQFP80

IDT72V273L6PF Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals80
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage3.45 V
Minimum supply/operating voltage3.15 V
Rated supply voltage3.3 V
maximum access time6.5 ns
Processing package descriptionPlastic, TQFP-80
stateACTIVE
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeFLATPACK, low PROFILE
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelINDUSTRIAL
memory width18
organize16K × 18
storage density294912 deg
operating modeSynchronize
Number of digits16384 words
Number of digits16K
cycle10 ns
Output enableYes
Memory IC typeOther first in first out
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
IDT72V263, IDT72V273
IDT72V283, IDT72V293
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
TCK
*
TRST
*
TMS
**
TDI
*
TDO
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are a registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2003
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2003
DSC-4666/12
Free application: NXP's latest IPv6 wireless evaluation board supporting 802.15.4 and BLE running simultaneously (100 sets in total)
[align=left][/align][align=left][font=微软雅黑][size=4][color=#000000]Application date: now - February 28[/color][/size][/font]{:1_97:}[/align][align=left][font=微软雅黑][size=4][color=#000000] [/color][/size...
nmg NXP MCU
Peak Interference of Switching Power Supply and Its Suppression
Abstract: This paper introduces several methods of suppressing spike interference. Product trials show that this method is practical to a certain extent. Keywords: Ripple filter diode suppression powe...
zbz0529 Power technology
Thoughts from TI Beijing Seminar: DM8168 - A new generation of high-performance multimedia processors
On August 9, 2010, the world's largest chip supplier Texas Instruments (TI) held the "TI Technology Seminar (Beijing)" at the New Century Hotel Nikko. The entire seminar was divided into five theme ve...
cocow MCU
xilinx EDK guide
Good things should be shared!...
jyl FPGA/CPLD
[Award Ceremony] Everyone loves Yidianli——Repost to get a gift!
Thank you for your attention and support for this event, and for forwarding this event! Event details: [url=https://bbs.eeworld.com.cn/TI/201210_SIMPLE_SWITCHER/index.html]https://bbs.eeworld.com.cn/T...
EEWORLD社区 Analogue and Mixed Signal
STM32 enters hardware exception as soon as SDIO related registers are configured
The chip is STM32F103RBT6, and the following is the main function: GPIO_DeInit(GPIOC); SDIO_DeInit(); while(1); GPIO_DeInit(GPIOC) is set correctly, but when entering the SDIO_DeInit() function and se...
shuijinliuxi stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 885  2317  983  1089  2666  18  47  20  22  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号