PMN38EN
N-channel TrenchMOS logic level FET
Rev. 01 — 13 January 2006
Product data sheet
1. Product profile
1.1 General description
Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic
package using TrenchMOS technology.
1.2 Features
s
Logic level threshold
s
Low threshold voltage
s
Very fast switching
s
Surface-mounted package
1.3 Applications
s
Battery powered motor control
s
Load switch in notebook computers
s
High-speed switch in set top box power
s
Driver FET in DC-to-DC converters
supplies
1.4 Quick reference data
s
V
DS
≤
30 V
s
R
DSon
≤
38 mΩ
s
I
D
≤
5.4 A
s
P
tot
≤
1.75 W
2. Pinning information
Table 1:
Pin
1, 2, 5, 6
3
4
Pinning
Description
drain (D)
gate (G)
source (S)
1
2
3
mbb076
Simplified outline
6
5
4
Symbol
D
G
S
SOT457 (TSOP6)
Philips Semiconductors
PMN38EN
N-channel TrenchMOS logic level FET
3. Ordering information
Table 2:
Ordering information
Package
Name
PMN38EN
TSOP6
Description
plastic surface mounted package (TSOP6); 6 leads
Version
SOT457
Type number
4. Limiting values
Table 3:
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter
V
DS
V
GS
I
D
I
DM
P
tot
T
stg
T
j
I
S
I
SM
drain-source voltage
gate-source voltage
drain current
peak drain current
total power dissipation
storage temperature
junction temperature
source current
peak source current
T
sp
= 25
°C
T
sp
= 25
°C;
pulsed; t
p
≤
10
µs
T
sp
= 25
°C;
V
GS
= 10 V; see
Figure 2
and
3
T
sp
= 100
°C;
V
GS
= 10 V; see
Figure 2
T
sp
= 25
°C;
pulsed; t
p
≤
10
µs;
see
Figure 3
T
sp
= 25
°C;
see
Figure 1
Conditions
25
°C ≤
T
j
≤
150
°C
Min
-
-
-
-
-
-
−55
−55
-
-
Max
30
±20
5.4
3.4
21.6
1.75
+150
+150
1.45
5.80
Unit
V
V
A
A
A
W
°C
°C
A
A
Source-drain diode
PMN38EN_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Product data sheet
Rev. 01 — 13 January 2006
2 of 12
Philips Semiconductors
PMN38EN
N-channel TrenchMOS logic level FET
120
P
der
(%)
80
03aa17
120
I
der
(%)
80
03aa25
40
40
0
0
50
100
150
T
sp
(
°
C)
200
0
0
50
100
150
T
sp
(
°
C)
200
P
tot
P
der
=
------------------------
×
100
%
P
°
tot
(
25 C
)
I
D
I
der
=
--------------------
×
100
%
-
I
°
D
(
25 C
)
Fig 1. Normalized total power dissipation as a
function of solder point temperature
10
2
I
D
(A)
10
Limit R
DSon
= V
DS
/ I
D
Fig 2. Normalized continuous drain current as a
function of solder point temperature
003aab227
t
p
= 10
µ
s
100
µ
s
1
DC
10
-1
1 ms
10 ms
100 ms
10
-2
10
-1
1
10
V
DS
(V)
10
2
T
sp
= 25
°C;
I
DM
is single pulse
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage
PMN38EN_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Product data sheet
Rev. 01 — 13 January 2006
3 of 12
Philips Semiconductors
PMN38EN
N-channel TrenchMOS logic level FET
5. Thermal characteristics
Table 4:
R
th(j-sp)
[1]
Thermal characteristics
Conditions
see
Figure 4
[1]
Symbol Parameter
thermal resistance from junction to solder point
Min
-
Typ
-
Max
70
Unit
K/W
Mounted on a metal clad board
10
2
03aj69
Z
th(j-sp)
(K/W)
δ
= 0.5
0.2
10
0.1
0.05
0.02
single pulse
1
10
-4
10
-3
10
-2
10
-1
t
p
T
t
P
δ
=
t
p
T
1
10
t
p
(s)
10
2
Fig 4. Transient thermal impedance from junction to solder point as a function of pulse duration
PMN38EN_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Product data sheet
Rev. 01 — 13 January 2006
4 of 12
Philips Semiconductors
PMN38EN
N-channel TrenchMOS logic level FET
6. Characteristics
Table 5:
Characteristics
T
j
= 25
°
C unless otherwise specified.
Symbol Parameter
Static characteristics
V
(BR)DSS
drain-source breakdown
voltage
I
D
= 250
µA;
V
GS
= 0 V
T
j
= 25
°C
T
j
=
−55 °C
V
GS(th)
gate-source threshold voltage
I
D
= 1 mA; V
DS
= V
GS
; see
Figure 9
and
10
T
j
= 25
°C
T
j
= 150
°C
T
j
=
−55 °C
I
DSS
drain leakage current
V
DS
= 30 V; V
GS
= 0 V
T
j
= 25
°C
T
j
= 150
°C
I
GSS
R
DSon
gate leakage current
drain-source on-state
resistance
V
GS
=
±20
V; V
DS
= 0 V
V
GS
= 10 V; I
D
= 3 A; see
Figure 6
and
8
T
j
= 25
°C
T
j
= 150
°C
V
GS
= 4.5 V; I
D
= 2.8 A; see
Figure 6
and
8
Dynamic characteristics
Q
G(tot)
Q
GS
Q
GD
C
iss
C
oss
C
rss
t
d(on)
t
r
t
d(off)
t
f
V
SD
total gate charge
gate-source charge
gate-drain charge
input capacitance
output capacitance
reverse transfer capacitance
turn-on delay time
rise time
turn-off delay time
fall time
source-drain voltage
I
S
= 1.7 A; V
GS
= 0 V; see
Figure 13
V
DS
= 15 V; R
L
= 12
Ω;
V
GS
= 4.5 V; R
G
= 6
Ω
V
GS
= 0 V; V
DS
= 25 V; f = 1 MHz;
see
Figure 14
I
D
= 5 A; V
DS
= 15 V; V
GS
= 4.5 V;
see
Figure 11
and
12
-
-
-
-
-
-
-
-
-
-
-
6.1
1.7
2.35
495
100
70
14
19
28
16
0.75
-
-
-
-
-
-
-
-
-
-
1.2
nC
nC
nC
pF
pF
pF
ns
ns
ns
ns
V
-
-
-
31
49.6
38
38
60.9
46
mΩ
mΩ
mΩ
-
-
-
0.01
-
10
1.0
10
100
µA
µA
nA
1
0.6
-
1.5
-
-
2
-
2.2
V
V
V
30
27
-
-
-
-
V
V
Conditions
Min
Typ
Max
Unit
Source-drain diode
PMN38EN_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Product data sheet
Rev. 01 — 13 January 2006
5 of 12