EEWORLDEEWORLDEEWORLD

Part Number

Search

PLL520-80

Description
Low Phase Noise VCXO (9.5-65MHz)
File Size221KB,7 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet Compare View All

PLL520-80 Overview

Low Phase Noise VCXO (9.5-65MHz)

PLL520-80
Low Phase Noise VCXO (9.5-65MHz)
FEATURES
19MHz to 65MHz fundamental crystal input.
Output range: 9.5MHz – 65MHz
Complementary outputs: PECL or LVDS output.
Selectable OE Logic (enable high or enable low).
Available outputs: PECL, LVDS, or CMOS (High
Drive (30mA) or Standard Drive (10mA) output).
Integrated variable capacitors.
Supports 2.5V or 3.3V Power Supply.
Available in die form.
62 mil
DIE CONFIGURATION
OUTSEL0^
65 mil
OUTSEL1^
Reserved
VDD
VDD
VDD
VDD
N/C
(1550,1475)
17
16
25
24
23
22
21
20
19
18
GNDBUF
CMOS
LVDSB
PECLB
VDDBUF
VDDBUF
PECL
LVDS
OE_SEL^
XIN
XOUT
N/C
S2^
OE
CTRL
VCON
26
27
Die ID:
A2020-20C
15
28
14
13
29
12
DESCRIPTION
The PLL520-80 is a VCXO IC specifically designed to
work with fundamental crystals between 19MHz and
65MHz. The selectable divide by two feature extends
the operation range from 9.5MHz to 65MHz. It
requires very low current into the crystal resulting in
better overall stability. The OE logic feature allows
selection of enable high or enable low. Furthermore,
it provides selectable CMOS, PECL or LVDS outputs.
11
30
C502A
31
1
2
3
4
5
6
7
8
10
9
Reserved
Y
(0,0)
X
OUTPUT SELECTION AND ENABLE
OUT_SEL1*
(Pad 18)
0
0
1
1
OE_SELECT
(Pad 9)
0
OUT_SEL0*
(Pad 25)
0
1
0
1
OE_CTRL
(Pad 30)
0
1 (Default)
0 (Default)
1
Selected Output*
High Drive CMOS
Standard CMOS
LVDS
PECL (default)
State
Tri-state
Output enabled
Output enabled
Tri-state
DIE SPECIFICATIONS
Name
Size
Reverse side
Pad dimensions
Thickness
Value
62 x 65 mil
GND
80 micron x 80 micron
10 mil
BLOCK DIAGRAM
1 (Default)
OE
VCON
Oscillator
XIN
XOUT
Q
Q
S2
PLL520-80
Amplifier
w/
integrated
varicaps
Pads #9, #18 & #25: Bond to GND to set to “0”,
No connection results to “default” setting
through internal pull-up.
OE_CTRL: Logical states defined by PECL levels if OE_SELECT is “1”
Logical states defined by CMOS levels if OE_SELECT is “0”
OUTPUT FREQUENCY SELECTOR
S2
0
1(Default)*
Output
Input/2
Input
*Internally set to ‘Default’ through 60KΩ pull-up resistor
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 011/09/04 Page 1
GNDBUF
GNDBUF
GND
GND
GND
GND
GND

PLL520-80 Related Products

PLL520-80 PLL520-70DC PLL520-70DI
Description Low Phase Noise VCXO (9.5-65MHz) Low Phase Noise VCXO (9.5-65MHz) Low Phase Noise VCXO (9.5-65MHz)

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1164  2245  2502  2797  134  24  46  51  57  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号