EEWORLDEEWORLDEEWORLD

Part Number

Search

GS81302S09GE-375I

Description
SRAM 1.8 or 1.5V 16M x 9 144M
Categorystorage    storage   
File Size1MB,35 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS81302S09GE-375I Online Shopping

Suppliers Part Number Price MOQ In stock  
GS81302S09GE-375I - - View Buy Now

GS81302S09GE-375I Overview

SRAM 1.8 or 1.5V 16M x 9 144M

GS81302S09GE-375I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Factory Lead Time12 weeks
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length17 mm
memory density150994944 bit
Memory IC TypeDDR SRAM
memory width9
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count16777216 words
character code16000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize16MX9
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
GS81302R08/09/18/36E-375/350/333/300/250
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaDDR™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write (x36 and x18) and Nybble Write (x8) function
• Burst of 4 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with present 9Mb, 18Mb, 36Mb and 72Mb
devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
144Mb SigmaDDR
TM
-II
Burst of 4 SRAM
375 MHz–250 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
Clocking and Addressing Schemes
The GS81302R08/09/18/36E SigmaDDR-II SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
Re
co
m
me
nd
ed
for
The GS81302R08/09/18/36E are built in compliance with the
SigmaDDR-II SRAM pinout standard for Common I/O
synchronous SRAMs. They are 150,994,944-bit (144Mb)
SRAMs. The GS81302R08/09/18/36E SigmaDDR-II SRAMs
are just one element in a family of low power, low voltage
HSTL I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Ne
w
Parameter Synopsis
-350
2.86 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
-375
2.66 ns
0.45 ns
tKHKH
tKHQV
Rev: 1.03c 8/2017
No
t
1/35
De
sig
SigmaDDR™ Family Overview
n—
Di
sco
nt
inu
ed
Pr
od
u
inputs, not differential inputs to a single differential clock input
buffer. The device also allows the user to manipulate the
output register clock inputs quasi independently with the C and
C clock inputs. C and C are also independent single-ended
clock inputs, not differential inputs. If the C clocks are tied
high, the K clocks are routed internally to fire the output
registers instead.
Each internal read and write operation in a SigmaDDR-II B4
RAM is four times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed.
When a new address is loaded into a x18 or x36 version of the
part, A0 and A1 are used to initialize the pointers that control
the data multiplexer / de-multiplexer so the RAM can perform
"critical word first" operations. From an external address point
of view, regardless of the starting point, the data transfers
always follow the same linear sequence {00, 01, 10, 11} or
{01, 10, 11, 00} or {10, 11, 00, 01} or {11, 00, 01, 10} (where
the digits shown represent A1, A0).
Unlike the x18 and x36 versions, the input and output data
multiplexers of the x8 and x9 versions are not preset by
address inputs and therefore do not allow "critical word first"
operations. The address fields of the x8 and x9 SigmaDDR-II
B4 RAMs are two address pins less than the advertised index
depth (e.g., the 16M x 8 has a 4M addressable index, and A0
and A1 are not accessible address pins).
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ct
© 2011, GSI Technology
There is no frame for the pictrue control type in vs2005?
In the smart device project I created in VS2005, there are only two types of picture controls: bitmap and icon. When I create other projects, I see many other types such as frame. I want to use frame ...
amdsempron Embedded System
About s3c2442 (sc32442, smdk2442)
I have relevant information about S3C2442 (SC32442), including 1. s3c2442 PDA/GPS/PMP develop demo board 2. WINCE5.0 / MOBILE 6.0 BSP and related development platform 3. Schematic diagram/original PCB...
dailyrfid Embedded System
Ask for advice on data backup mechanism
When the LCD is turned on, a section of data will be read from the flash memory to initialize the color of the display. If the reading is wrong (the original data is wrong), the color deviation proble...
520087161 Embedded System
Research on integrated navigation algorithm in case of GPS signal loss.pdf
Research on integrated navigation algorithm in case of GPS signal loss.pdf...
zxopenljx FPGA/CPLD
Android development learning summary 2——Use Android Studio to build an Android integrated development environment
[i=s]This post was last edited by Rambo on 2017-8-16 11:20[/i] [b][align=left]1. A brief introduction to Android Studio Android Studio IDE (Android platform integrated development environment) was fir...
兰博 Linux and Android
Know AVR, C, C++, MFC, signal processing... What kind of job are you looking for???
I am studying electronic information! I am a junior now and have not graduated yet! I now know 51 AVR microcontrollers, digital signal processing is also good, C language, C++ can control well, althou...
tylar Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1110  2172  2266  1813  1118  23  44  46  37  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号