EEWORLDEEWORLDEEWORLD

Part Number

Search

3239-00

Description
PHASE LOCKED LOOP, 100 MHz, PDSO20
Categorysemiconductor    Analog mixed-signal IC   
File Size211KB,12 Pages
ManufacturerpSemi (peregrine semiconductor)
Websitehttp://www.psemi.com/
Download Datasheet Parametric Compare View All

3239-00 Overview

PHASE LOCKED LOOP, 100 MHz, PDSO20

3239-00 Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals20
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage3.15 V
Minimum supply/operating voltage2.85 V
Rated supply voltage3 V
Processing package descriptionTSSOP-20
stateDISCONTINUED
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelINDUSTRIAL
Analog IC other typesPHASE LOCKED LOOP
Product Specification
PE3239
Product Description
Peregrine’s PE3239 is a high performance integer-N PLL
capable of frequency synthesis up to 2.2 GHz. The
superior phase noise performance of the PE3239 is ideal
for applications such as wireless local loop basestations,
LMDS systems and other demanding terrestrial systems.
The PE3239 features a 10/11 dual modulus prescaler,
counters, phase detector and a charge pump as shown in
Figure 1. Counter values are programmable through a
three wire serial interface.
The PE3239 is manufactured on Peregrine’s UltraCMOS™
process, a patented variation of silicon-on-insulator (SOI)
technology on a sapphire substrate, offering the
performance of GaAs with the economy and integration of
conventional CMOS.
2.2 GHz UltraCMOS™ Integer-N PLL
for Low Phase Noise Applications
Features
2.2 GHz operation
÷10/11 dual modulus prescaler
Internal phase detector with
charge pump
Serial programmable
Low power— 20 mA at 3 V
Ultra-low phase noise
Available in 20-lead TSSOP
Figure 1. Block Diagram
F
in
F
in
Prescaler
10/11
Main
Counter
13
Sdata
Primary
20-bit
20
Latch
Secon-
dary
20-bit
Latch
20
20
Phase
Detector
PD_U
PD_D
Charge
Pump
CP
6
f
r
6
R Counter
Document No. 70-0047-02
www.psemi.com
©2006 Peregrine Semiconductor Corp. All rights reserved.
Page 1 of 12

3239-00 Related Products

3239-00 PE3239 PE3239EK
Description PHASE LOCKED LOOP, 100 MHz, PDSO20 PHASE LOCKED LOOP, 100 MHz, PDSO20 PHASE LOCKED LOOP, 100 MHz, PDSO20
Number of functions 1 1 1
Number of terminals 20 20 20
Maximum operating temperature 85 Cel 85 Cel 85 Cel
Minimum operating temperature -40 Cel -40 Cel -40 Cel
Maximum supply/operating voltage 3.15 V 3.15 V 3.15 V
Minimum supply/operating voltage 2.85 V 2.85 V 2.85 V
Rated supply voltage 3 V 3 V 3 V
Processing package description TSSOP-20 TSSOP-20 TSSOP-20
state DISCONTINUED DISCONTINUED DISCONTINUED
Craftsmanship CMOS CMOS CMOS
packaging shape RECTANGULAR RECTANGULAR RECTANGULAR
Package Size SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
surface mount Yes Yes Yes
Terminal form GULL WING GULL WING GULL WING
Terminal spacing 0.6500 mm 0.6500 mm 0.6500 mm
Terminal location DUAL DUAL DUAL
Packaging Materials PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL
Analog IC other types PHASE LOCKED LOOP PHASE LOCKED LOOP PHASE LOCKED LOOP
Miniaturization of medical electronic equipment
[i=s]This post was last edited by dontium on 2015-1-23 11:44[/i]By Jonathan Bearfield , End Device Marketing Engineer , Texas InstrumentsFrom semiconductor packaging to communication interfaces, batte...
德州仪器 Analogue and Mixed Signal
TMS320F28335 project development record 7_28335 clock
[p=26, null, left][color=#362e2b][font=Arial][b]TMS320F28335 Clock[/b][/font][/color][/p][p=26, null, left][color=#362e2b][font=Arial] TMS320F28335 has an on-chip clock module based on a PLL circuit, ...
风雨也无晴 Microcontroller MCU
Ask about the buffer settings of the audio driver ALSA
How should this buffer size be set in ALSA? What does it relate to? Thanks for the snd_pcm_hw_params_set_buffer_size() function....
wgmdsf Embedded System
After two-way frequency division, there is background noise in the treble part
[backcolor=rgb(239, 245, 249)]The figure shows the schematic diagram of my two-way frequency division and power amplifier. Because of the limited power supply at hand, I did not use dual power supply ...
麻袋 Analog electronics
Limitations of FFT in Non-Stationary Signal Analysis
[size=4]FFT在非平稳信号分析中的局限性[/size] [size=4]很多论著上,几乎都提到了,FFT是一种线性的全局的处理方法,也就是说要么是时间域上观察信号,没有任何频率分辨率,要么在频率域上观察信号,没有任何的时间分辨率。从而论证FFT不适合处理非平稳信号。这个论断显然是正确的,而我的观点可能要在这个基础上再加上一点,如果信号本身是非平稳的,那么利用FFT得到的频谱处理结果会显然是...
Jacktang DSP and ARM Processors
【Design Tools】ISE experience summary and Q&A
1. Summary of the issues regarding the use of the Tcl language in dessis and inspect: 3 2. Explanation of the problem of simulating a breakdown: 3 3. Issues regarding meshing 3 4. Issues regarding err...
GONGHCU FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1208  2132  1512  1996  2447  25  43  31  41  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号