EEWORLDEEWORLDEEWORLD

Part Number

Search

530MA350M000BGR

Description
LVPECL Output Clock Oscillator, 350MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530MA350M000BGR Overview

LVPECL Output Clock Oscillator, 350MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MA350M000BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency350 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
Implementation of single chip microcomputer reading and writing USB disk based on CH375
Based on CH375, the microcontroller reads and writes the U disk. It is a very good U disk reading and writing chip, and the application is very simple!...
cuowu Industrial Control Electronics
Surprise + thanks, I received the touch sub-board MCU MSP430G2452 sent by EEWORLD today
After returning to work after the National Day holiday, I received a group-purchased Launchpad touch daughter board. After opening the package, I found that the attached microcontroller had two legs b...
zhoupxa Microcontroller MCU
Problems with NC-Verilog Simulation of QuartusII10.0
I have been using Cadence NC-Verilog (version 5.10-p004) for simulation verification. I used to use QuartusII9.1 without any problems, but recently I have encountered problems with QuartusII10.0. When...
eeleader-mcu FPGA/CPLD
MSP430
include #define CPU_F ((double)8000000)) #define delay_ms(x)__delay_cycles((long)(CPU_F*(double)x/1000.0)) #define uchar unsigned char //************msp430 MCU internal watchdog initialization program...
木铎啊 MCU
That brother used Samsung's OLCD
I'm using Samsung's OLED, the driver IC is S6E63D6, I've been trying to fix it for a week but it still hasn't worked. Can anyone who has used it before help me? As long as it can display, it doesn't m...
wmdxx Embedded System
Is there a maximum of 4 TPDOs in the CANopen protocol?
As the title says, synchronous transmission is required. Four TPODs can only transmit 32 bytes of data at most, but my data is 48 bytes. Can two more TPDOs be added without conflicting identifiers? Is...
犹豫的大三 stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1444  11  1374  1795  1059  30  1  28  37  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号