EEWORLDEEWORLDEEWORLD

Part Number

Search

531BA1078M00DGR

Description
LVDS Output Clock Oscillator, 1078MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531BA1078M00DGR Overview

LVDS Output Clock Oscillator, 1078MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531BA1078M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1078 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
MSP430FG6426 XT1 crystal error
I am currently working on a project with MSP430FG6426, using both XT1 and XT2 as clock sources: XT1 32.768KHZ XT2 20MHZ But XT1 has not been working. In this MCU, the PIN of XT1 is independent and doe...
Ricky Microcontroller MCU
[Summary] + Sharing of experience in using the DCDC converter LM2596
The LM2596 series is a 3A current output step-down switch type integrated voltage regulator chip produced by TI. It contains a fixed frequency oscillator (150KHZ) and a reference voltage regulator (1....
music_586 Analogue and Mixed Signal
Special training for smart car competition
[i=s] This post was last edited by paulhyde on 2014-9-15 03:44 [/i] Smart Car Competition Special Training [[i] This post was last edited by open82977352 on 2010-1-30 11:59 [/i]]...
ahshan Electronics Design Contest
Can an expert help me see if this configuration of pwm Timer is correct?
My CPU is Samsung 2442. I want to configure the pwm timer to output a pwm pulse, but I can't detect the pulse on the output pin of the CPU with an oscilloscope. Can an expert help me find out where th...
z997 Embedded System
Altera FPGA_CPLD 电影电影篇
...
zhangkai0215 FPGA/CPLD
CCS3.3 compilation problem
I defined a union in exvarialbe.h: union uint16 { struct{ unsigned b15: 1;......unsigned b0: 1;}onebit;unsigned int allbit; }FunEnable;Declare this variable in Timer.h extern union uint16 FunEnable;Th...
wonderglass DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1741  2118  696  467  436  36  43  15  10  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号