EEWORLDEEWORLDEEWORLD

Part Number

Search

531EA1037M00DGR

Description
LVPECL Output Clock Oscillator, 1037MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531EA1037M00DGR Overview

LVPECL Output Clock Oscillator, 1037MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531EA1037M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1037 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
How to design RF signals on PCB boards from the perspective of Huawei base stations?
Some group members often ask how to route RF traces on PCBs, such as whether impedance should be controlled for RF traces on two-layer boards, whether RF signals can be routed on the inner layer, why ...
btty038 RF/Wirelessly
About the current feedback op amp circuit where the amplifier is not affected by the basic gain-bandwidth product
[i=s]This post was last edited by paulhyde on 2014-9-15 09:01[/i]Current feedback amplifiers are not limited by the fundamental gain-bandwidth product and suffer very little loss in bandwidth as signa...
lingfengqing5 Electronics Design Contest
"Xiao Meige FPGA Design Ideas and Verification Methods Video Tutorial" is packaged and shared, including a detailed introduction to the content and knowledge points of each lesson
[i=s] This post was last posted by Xiaomeige on 2016-3-20 16:22 Edit[/i] [font=微软雅黑][size=5] Hello everyone, here Xiao Mei Ge will share with you our carefully recorded and edited FPGA learning series...
小梅哥 FPGA/CPLD
The Pros and Cons of Amplifier Input Protection
Many of today's high-speed op amps have on-chip input protection. In most cases, this protection is transparent to the user. However, in some applications, this protection can be the circuit's Achille...
herosw Analog electronics
How to determine the input status between different processes! Waiting online. Send points and post as soon as the solution is solved!
I have a difficult problem recently. I have been working on it for many days but still can't solve it: 1. How to judge the input status between different processes? (All input status in the system can...
stingxing Embedded System
Let’s talk about it, why is the impedance of many PCB transmission lines 50 ohms?
[size=14px]Why are the impedances of many PCB transmission lines 50 ohms? [/size] I have been doing circuit analysis recently and have seen the characteristic impedance of transmission lines on PCBs a...
新人不新 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2091  2115  2634  241  189  43  54  5  4  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号