EEWORLDEEWORLDEEWORLD

Part Number

Search

531WA440M000DGR

Description
CMOS/TTL Output Clock Oscillator, 440MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531WA440M000DGR Overview

CMOS/TTL Output Clock Oscillator, 440MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WA440M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency440 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[Learn simulation] + Notes on "Operational Amplifier Noise Optimization Handbook" 01
[i=s]This post was last edited by dontium on 2015-1-23 11:34[/i] I was very happy to receive the book. After reading the first chapter, I had a preliminary understanding of the representation of noise...
wolf11111 Analogue and Mixed Signal
TI z-stack's OSAL multi-task scheduling mechanism
[TOC] ## What is OSAL? Today, a classmate suddenly asked me if I had ever worked on OSAL. I was confused, so I found the answer on the search engine and found that it is a very practical thing. OSAL (...
hotsauce1861 ARM Technology
Has anyone used the msp430fr5849?
I recently ported a program from msp430fr5739 to msp430fr5849 and found that the program could not be executed normally. Has anyone used this chip and can give me some guidance?...
crjmail Microcontroller MCU
Design Principle of 8-bit Voltage-type D/A Converter
[size=5][/size] [size=5] [/size] [size=5]Design principle of the above figure: [/size] [size=5] The integrated operational amplifier is used as a voltage amplifier, and the amplified voltage of the tr...
Jacktang Analogue and Mixed Signal
About the thin client under WINCE! ! ! Urgent
Hello everyone, I would like to ask: I have made a thin client system, and now there is a problem when experimenting on two PCs: after I transfer the nk.bin image from the host to the slave through th...
040434 Embedded System
Help
As shown in the figure, there is usually a 5V voltage input at the arrow position, and the test pin 1 position outputs a low level. Now the problem is that the input at the arrow position is turned of...
曹伟1993 Industrial Control Electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1267  2414  1600  1715  1877  26  49  33  35  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号