EEWORLDEEWORLDEEWORLD

Part Number

Search

531EA318M000DGR

Description
LVPECL Output Clock Oscillator, 318MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531EA318M000DGR Overview

LVPECL Output Clock Oscillator, 318MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531EA318M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency318 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Talk about thread technology and thread implementation model
[url=http://blog.jobbole.com/102846/]Original address[/url] [b]Thread definition[/b]What is a thread? There is a paragraph in "POSIX Threads Programming" that describes the definition of a thread: [in...
白丁 Embedded System
MSP430 microcontroller framework program
[i=s] This post was last edited by Jacktang on 2017-4-24 14:31 [/i] [b]/*********************************************************************************\[/b] [b]File name: main.c[/b] [b]Description: ...
Jacktang Microcontroller MCU
Ask for past exam questions
Hello masters, this is my first time participating in the TI Cup. I wonder if anyone has the real questions from the second stage of the 2010 TI Cup, which is the national competition, or the predicte...
foreverontheroa TI Technology Forum
Chapter 3 File I/O
3.1 Introduction 35 3.2 File Descriptors 35 3.3 open Function 35 3.4 creat Function 37 3.5 close Function 37 3.6 lseek Function 38 3.7 read Function 40 3.8 write Function 41 3.9 I/O Efficiency 41 3.10...
謃塰 Linux and Android
N reasons not to use PIC vs. N reasons to use PIC
In fact, many colleagues have already stated several reasons for not using PIC (i.e., PIC is inferior to other types of microcontrollers in some important indicators), so I will not repeat them. -A fe...
tiankai001 Microchip MCU
Circuit system design and production process and some issues that need attention
[size=4]Electronic circuit design involves a lot of things. First of all, you need to design the circuit diagram according to specific needs and applications. This is the most important part of the en...
Jacktang Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 805  1406  1586  2072  565  17  29  32  42  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号