EEWORLDEEWORLDEEWORLD

Part Number

Search

530SC762M000DGR

Description
LVDS Output Clock Oscillator, 762MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530SC762M000DGR Overview

LVDS Output Clock Oscillator, 762MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SC762M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency762 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
, I don't quite understand.
I don't quite understand your statement. For example, I often watch some demos when using chips, and the circuit is the same as the demo. Does that mean that I am only allowed to buy chips and redesig...
kkk132 Microcontroller MCU
What does it mean to draw analog ground and digital ground like this in the schematic diagram?
[i=s]This post was last edited by dontium on 2015-1-23 11:23[/i] As the title says, in the red box below, how are they connected? Are they directly connected?...
huixianfxt Analogue and Mixed Signal
I am completely confused. I have been working on it for a whole day but still can't solve it! Oh my God, what is the problem?
The program has been compiled and all functions are normal. 135 is used, but today the leader said to let P5.3=1, P5.0=0 first in the program initialization, and then after a delay, P5.3=0;P5.0=1;. It...
seawave2000 Microcontroller MCU
Why is ModelSim SE6.5 opening so slowly?
ISE10.1+ modelsim SE6.5 is installed.After compiling the xilinx library file,calling modelsim under ISE is very slow. It isalso very slow when opening modelsim 6.5 alone. There is absolutely no proble...
godjohsn FPGA/CPLD
I heard that today is confession day, do you have anything to say?
I heard that today is confession day. Are there any friends in the forum who have taken action? I also want to confess my love[hide]I like EEWORLD very much, it is very warm. I met many interesting fr...
okhxyyo Talking
Hardware design, it is easier to understand by establishing such a knowledge system~
[align=left]1. Overall idea[/align][align=left] [/align][align=left][font=Helvetica Neue]To design a hardware circuit, you need to understand the big framework and architecture, but it is not easy to ...
jingcheng Microchip MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1143  264  16  1125  633  24  6  1  23  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号