EEWORLDEEWORLDEEWORLD

Part Number

Search

531KB759M000DGR

Description
CMOS/TTL Output Clock Oscillator, 759MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531KB759M000DGR Overview

CMOS/TTL Output Clock Oscillator, 759MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531KB759M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency759 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
ARM Linux transplantation, please give me some advice
I bought an s3c2410 core board from Youlong Company for a project, but I need to transplant Linux into it, and need to transplant the bootloader, kernel, and file system. However, I have consulted a l...
yuanwei703 Linux and Android
【LPC54100】Dual-core collaborative work NO.3 driving niche TFT and Bug reappearance
[i=s]This post was last edited by ljj3166 on 2015-5-14 18:02[/i] I have been quite busy recently and have not updated for a long time. I am a bit free on the weekend, so I am going to update. Many fri...
ljj3166 NXP MCU
【XMC4800 Relax EtherCAT Kit Review】01- Unboxing Photos---Kangaroo Brother
[i=s]This post was last edited by longmotto on 2018-12-28 22:13[/i] I am honored to participate in the XMC4800 Relax EtherCAT Kit review. Thanks to EEworld and Infineon for organizing this event. Toda...
longmotto Industrial Control Electronics
Determination of clock signal in asynchronous reset module in Verilog
In Verilog programming, in asynchronous reset programs, both reset signals and clock signals use edges as sensitive signals. always @(posedge clk,posedge rst_p) beginif rst_p='1' thencount = 4'd0;else...
挂在天边的鱼 FPGA/CPLD
Wireless charging mouse pads from Rapoo and Jingzao are waiting for you to take them apart - EEWorld invites you to play disassembly (Part 3)
Applications are closed.Click here to view the shortlistReview of past activities: [Summary] 45W, 65W and 130W GaN chargers - EEWorld invites you to play disassembly (first issue)[Summary] Multimeter ...
EEWORLD社区 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2304  2690  2196  75  204  47  55  45  2  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号