EEWORLDEEWORLDEEWORLD

Part Number

Search

Am79C940VC/W

Description
Media Access Controller for Ethernet (MACE⑩)
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1001KB,144 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric Compare View All

Am79C940VC/W Overview

Media Access Controller for Ethernet (MACE⑩)

Am79C940VC/W Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAMD
Reach Compliance Codecompli
Address bus width5
boundary scanYES
maximum clock frequency25 MHz
Data encoding/decoding methodsNRZ; BIPH-LEVEL(MANCHESTER)
External data bus width16
JESD-30 codeS-PQFP-G80
JESD-609 codee0
length12 mm
low power modeYES
Number of DMA channels
Number of I/O lines
Number of serial I/Os4
Number of terminals80
On-chip data RAM width
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeTFQFP
Encapsulate equivalent codeTQFP80,.55SQ
Package shapeSQUARE
Package formFLATPACK, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Certification statusNot Qualified
RAM (number of words)0
Maximum seat height1.2 mm
Maximum slew rate75 mA
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width12 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, LAN
FINAL
Am79C940
Media Access Controller for Ethernet (MACE™)
DISTINCTIVE CHARACTERISTICS
s
Integrated Controller with Manchester
encoder/decoder and 10BASE-T transceiver
and AUI port
s
Supports IEEE 802.3/ANSI 8802-3 and Ethernet
standards
s
84-pin PLCC and 100-pin PQFP Packages
s
80-pin Thin Quad Flat Pack (TQFP) package
available for space critical applications such as
PCMCIA
s
Modular architecture allows easy tuning to
specific applications
s
High speed, 16-bit synchronous host system
interface with 2 or 3 cycles/transfer
s
Individual transmit (136 byte) and receive (128
byte) FlFOs provide increase of system latency
and support the following features:
— Automatic retransmission with no FIFO
reload
— Automatic receive stripping and transmit
padding (individually programmable)
— Automatic runt packet rejection
— Automatic deletion of collision frames
— Automatic retransmission with no FIFO
reload
s
Direct slave access to all on board
configuration/status registers and transmit/
receive FlFOs
s
Direct FIFO read/write access for simple
interface to DMA controllers or l/O processors
s
Arbitrary byte alignment and little/big endian
memory interface supported
s
Internal/external loopback capabilities
s
External Address Detection Interface (EADI
)
for external hardware address filtering in
bridge/router applications
s
JTAG Boundary Scan (IEEE 1149.1) test access
port interface for board level production test
s
Integrated Manchester Encoder/Decoder
s
Digital Attachment Interface (DAI
) allows
by-passing of differential Attachment Unit
Interface (AUI)
s
Supports the following types of network
interface:
— AUI to external 10BASE2, 10BASE5 or
10BASE-F MAU
— DAI port to external 10BASE2, 10BASE5,
10BASE-T, 10BASE-F MAU
— General Purpose Serial Interface (GPSI) to
external encoding/decoding scheme
— Internal 10BASE-T transceiver with
automatic selection of 10BASE-T or AUI port
s
Sleep mode allows reduced power consump-
tion for critical battery powered applications
s
5 MHz-25 MHz system clock speed
s
Support for operation in industrial temperature
range (–40
°
C to +85
°
C) available in all three
packages
GENERAL DESCRIPTION
The Media Access Controller for Ethernet (MACE) chip
is a CMOS VLSI device designed to provide flexibility
in customized LAN design. The MACE device is specif-
ically designed to address applications where multiple
I/O peripherals are present, and a centralized or sys-
tem specific DMA is required. The high speed, 16-bit
synchronous system interface is optimized for an exter-
nal DMA or I/O processor system, and is similar to
many existing peripheral devices, such as SCSI and
serial link controllers.
The MACE device is a slave register based peripheral.
All transfers to and from the system are performed
using simple memory or I/O read and write commands.
In conjunction with a user defined DMA engine, the
MACE chip provides an IEEE 802.3 interface tailored
to a specific application. Its superior modular architec-
ture and versatile system interface allow the MACE
device to be configured as a stand-alone device or
as a connectivity cell incorporated into a larger,
integrated system.
Publication#
16235
Rev:
E
Amendment/0
Issue Date:
May 2000

Am79C940VC/W Related Products

Am79C940VC/W Am79C940 Am79C940JC/W Am79C940JI/W AM79C940_00 Am79C940KI/W Am79C940VI/W Am79C940KC/W
Description Media Access Controller for Ethernet (MACE⑩) Media Access Controller for Ethernet (MACE⑩) Media Access Controller for Ethernet (MACE⑩) Media Access Controller for Ethernet (MACE⑩) Media Access Controller for Ethernet (MACE⑩) Media Access Controller for Ethernet (MACE⑩) Media Access Controller for Ethernet (MACE⑩) Media Access Controller for Ethernet (MACE⑩)
TI MCU Design Days 2014 Technical Lecture Record, the excitement continues
TI MCU Design Days (Shenzhen) is a two-day technical seminar, hands-on experiment and demo show held by TI at the Shenzhen Yitian Westin Hotel from August 14 to 15, 2014. Engineers attending the semin...
nmg TI Technology Forum
MDK compilation prompts error
LedINT.c(36): warning: #1-D: last line of file ends without a newlineEvery project has it, why?...
xylq0826 Microcontroller MCU
Transplantation and research of UC/OS on 320 2812
[url=https://bbs.eeworld.com.cn/thread-77147-1-1.html]https://bbs.eeworld.com.cn/thread-77147-1-1.html[/url] There is a more detailed paper here!...
gaoxiao Microcontroller MCU
USBASP production failed, hope experts can help! ! !
I have made several handmade boards in half a year, but I have never succeeded. The circuit is made according to the compressed package above, the firmware is also made according to the package, and t...
876801040 Microchip MCU
I have a question about RHAPSODY.V6.2
I would like to ask, has anyone used the modeling software I-LOGIX.RHAPSODY.V6.2 under vxworks? I downloaded this software from the Internet, but it can't be installed. What's wrong? I also have a 6.0...
afg Embedded System
Has anyone configured 8962 CAN to receive arbitrary ID data?
I want to use CAN to receive data of any ID. I don't know if anyone has configured it before. Thanks....
lee_jl Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1390  595  2853  2187  1172  28  12  58  45  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号