EEWORLDEEWORLDEEWORLD

Part Number

Search

5V9888TPFGI8

Description
Clock Generator, 500MHz, PQFP32, TQFP-32
CategoryMicrocontrollers and processors    The clock generator   
File Size280KB,37 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

5V9888TPFGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
5V9888TPFGI8 - - View Buy Now

5V9888TPFGI8 Overview

Clock Generator, 500MHz, PQFP32, TQFP-32

5V9888TPFGI8 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionLQFP, QFP32,.35SQ,32
Contacts32
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
JESD-30 codeS-PQFP-G32
JESD-609 codee3
length7 mm
Humidity sensitivity level3
Number of terminals32
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency500 MHz
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Encapsulate equivalent codeQFP32,.35SQ,32
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Master clock/crystal nominal frequency400 MHz
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum slew rate210 mA
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width7 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
Base Number Matches1
IDT5V9888T
3.3V EEPROM PROGRAMMABLE CLOCK GENERATOR
INDUSTRIAL TEMPERATURE RANGE
3.3V EEPROM
PROGRAMMABLE CLOCK
GENERATOR
FEATURES:
Three internal PLLs
Internal non-volatile EEPROM
JTAG and FAST mode I
2
C serial interfaces
Input Frequency Ranges: 1MHz to 400MHz
Output Frequency Ranges:
LVTTL: up to 200MHz
LVPECL/ LVDS: up to 500MHz
Reference Crystal Input with programmable oscillator gain and
programmable linear load capacitance
Crystal Frequency Range: 8MHz to 50MHz
Each PLL has an 8-bit pre-scaler and a 12-bit feedback-divider
10-bit post-divider blocks
Fractional Dividers
Two of the PLLs support Spread Spectrum Generation
capability
I/O Standards:
Outputs - 3.3V LVTTL/ LVCMOS, LVPECL, and LVDS
Inputs - 3.3V LVTTL/ LVCMOS
Programmable Slew Rate Control
Programmable Loop Bandwidth Settings
Programmable output inversion to reduce bimodal jitter
Redundant clock inputs with glitchless auto and manual
switchover options
JTAG Boundary Scan
Individual output enable/disable
Power-down mode
3.3V V
DD
Available in TQFP and VFQFPN packages
IDT5V9888T
DESCRIPTION:
The IDT5V9888 is a programmable clock generator intended for high
performance data-communications, telecommunications, consumer, and
networking applications. There are three internal PLLs, each individually
programmable, allowing for three unique non-integer-related frequencies.
The frequencies are generated from a single reference clock. The
reference clock can come from one of the two redundant clock inputs. A
glitchless automatic or manual switchover function allows any one of the
redundant clocks to be selected during normal operation.
The IDT5V9888 can be programmed through the use of the I
2
C or JTAG
interfaces. The programming interface enables the device to be pro-
grammed when it is in normal operation or what is commonly known as in-
system programmable. An internal EEPROM allows the user to save and
restore the configuration of the device without having to reprogram it on
power-up. JTAG boundary scan is also implemented.
Each of the three PLLs has an 8-bit pre-scaler and a 12-bit feedback
divider. This allows the user to generate three unique non-integer-related
frequencies. The PLL loop bandwidth is programmable to allow the user
to tailor the PLL response to the application. For instance, the user can tune
the PLL parameters to minimize jitter generation or to maximize jitter
attenuation. Spread spectrum generation and fractional divides are
allowed on two of the PLLs.
There are 10-bit post dividers on five of the six output banks. Two of the
six output banks are configurable to be LVTTL, LVPECL, or LVDS. The
other four output banks are LVTTL. The outputs are connected to the PLLs
via the switch matrix. The switch matrix allows the user to route the PLL
outputs to any output bank. This feature can be used to simplify and optimize
the board layout. In addition, each output's slew rate and enable/disable
function can be programmed.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
c
2010
Integrated Device Technology, Inc.
JUNE 2010
1
DSC 7044/13

5V9888TPFGI8 Related Products

5V9888TPFGI8 5V9888TPFGI 5V9888TNLGI 5V9888TNLGI8
Description Clock Generator, 500MHz, PQFP32, TQFP-32 Clock Generator, 500MHz, PQFP32, TQFP-32 Clock Generator, 500MHz, VFQFPN-28 Clock Generator, 500MHz, VFQFPN-28
Is it lead-free? Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code QFP QFP QFN QFN
package instruction LQFP, QFP32,.35SQ,32 LQFP, QFP32,.35SQ,32 VFQFPN-28 VFQFPN-28
Contacts 32 32 28 28
Reach Compliance Code compliant compliant compliant compliant
ECCN code EAR99 EAR99 EAR99 EAR99
JESD-30 code S-PQFP-G32 S-PQFP-G32 S-XQCC-N28 S-XQCC-N28
JESD-609 code e3 e3 e3 e3
length 7 mm 7 mm 6.3 mm 6.3 mm
Humidity sensitivity level 3 3 1 1
Number of terminals 32 32 28 28
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C
Maximum output clock frequency 500 MHz 500 MHz 500 MHz 500 MHz
Package body material PLASTIC/EPOXY PLASTIC/EPOXY UNSPECIFIED UNSPECIFIED
encapsulated code LQFP LQFP QCCN QCCN
Encapsulate equivalent code QFP32,.35SQ,32 QFP32,.35SQ,32 LCC28,.24SQ,25 LCC28,.24SQ,25
Package shape SQUARE SQUARE SQUARE SQUARE
Package form FLATPACK FLATPACK CHIP CARRIER CHIP CARRIER
Peak Reflow Temperature (Celsius) 260 260 260 260
power supply 3.3 V 3.3 V 3.3 V 3.3 V
Master clock/crystal nominal frequency 400 MHz 400 MHz 400 MHz 400 MHz
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum slew rate 210 mA 210 mA 210 mA 210 mA
Maximum supply voltage 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage 3 V 3 V 3 V 3 V
Nominal supply voltage 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
Terminal form GULL WING GULL WING NO LEAD NO LEAD
Terminal pitch 0.8 mm 0.8 mm 0.65 mm 0.65 mm
Terminal location QUAD QUAD QUAD QUAD
Maximum time at peak reflow temperature 30 30 30 30
width 7 mm 7 mm 6.3 mm 6.3 mm
uPs/uCs/peripheral integrated circuit type CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1472  2048  184  2207  2081  30  42  4  45  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号