EEWORLDEEWORLDEEWORLD

Part Number

Search

PDU53-100

Description
3-BIT, ECL-INTERFACED PROGRAMMABLE DELAY LINE (SERIES PDU53)
Categorylogic    logic   
File Size142KB,4 Pages
ManufacturerData Delay Devices
Environmental Compliance
Download Datasheet Parametric View All

PDU53-100 Overview

3-BIT, ECL-INTERFACED PROGRAMMABLE DELAY LINE (SERIES PDU53)

PDU53-100 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerData Delay Devices
Parts packaging codeDIP
package instruction0.600 INCH, DIP-16
Contacts16
Reach Compliance Codecompli
JESD-30 codeR-XDIP-T16
JESD-609 codee3
length22.098 mm
Logic integrated circuit typeACTIVE DELAY LINE
Number of functions1
Number of taps/steps7
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature
Output characteristicsOPEN-EMITTER
Output polarityTRUE
Package body materialUNSPECIFIED
encapsulated codeDIP
Encapsulate equivalent codeDIP16,.6
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply-4.5 V
Maximum supply current (ICC)150 mA
programmable delay lineYES
Prop。Delay @ Nom-Su2.9 ns
Certification statusNot Qualified
Maximum seat height10.033 mm
surface mountNO
technologyECL
Temperature levelOTHER
Terminal surfaceTIN
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Total delay nominal (td)0.7 ns
width15.24 mm
PDU53
3-BIT, ECL-INTERFACED
PROGRAMMABLE DELAY LINE
(SERIES PDU53)
FEATURES
Digitally programmable in 8 delay steps
Monotonic delay-versus-address variation
Precise and stable delays
Input & outputs fully 100K-ECL interfaced & buffered
Available in 16-pin DIP (600 mil) socket or SMD
N/C
N/C
GND
OUT
N/C
N/C
N/C
N/C
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
data
3
delay
devices,
inc.
PACKAGES
IN
A2
A1
VEE
A0
N/C
N/C
N/C
N/C
N/C
GND
OUT
N/C
N/C
N/C
N/C
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
IN
A2
A1
VEE
A0
N/C
N/C
N/C
PDU53-xx DIP
PDU53-xxM Military DIP
PDU53-xxC3 SMD
PDU53-xxMC3 Mil SMD
FUNCTIONAL DESCRIPTION
The PDU53-series device is a 3-bit digitally programmable delay line. The
delay, TD
A
, from the input pin (IN) to the output pin (OUT) depends on the
address code (A2-A0) according to the following formula:
TD
A
= TD
0
+ T
INC
* A
PIN DESCRIPTIONS
IN
OUT
A2
A1
A0
VEE
GND
Signal Input
Signal Output
Address Bit 2
Address Bit 1
Address Bit 0
-5 Volts
Ground
where A is the address code, T
INC
is the incremental delay of the device,
and TD
0
is the inherent delay of the device. The incremental delay is
specified by the dash number of the device and can range from 100ps through 3000ps, inclusively. The
address is not latched and must remain asserted during normal operation.
SERIES SPECIFICATIONS
Total programmed delay tolerance:
5% or 40ps,
whichever is greater
Inherent delay (TD
0
):
2.2ns typical
Address to input setup (T
AIS
):
2.9ns
Operating temperature:
0° to 85° C
Temperature coefficient:
100PPM/°C (excludes TD
0
)
Supply voltage V
EE
:
-5VDC
±
0.7V
Power Supply Current:
-150ma typical (50Ω to -2V)
Minimum pulse width:
3ns or 15% of total delay,
whichever is greater
Minimum period:
8ns or 2 x pulse width, whichever
is greater
A
i-1
PW
IN
IN
TD
A
OUT
Figure 1: Timing Diagram
1997
Data Delay Devices
DASH NUMBER SPECIFICATIONS
Part
Number
PDU53-100
PDU53-200
PDU53-250
PDU53-400
PDU53-500
PDU53-750
PDU53-1000
PDU53-1200
PDU53-1500
PDU53-2000
PDU53-2500
PDU53-3000
Incremental Delay
Per Step (ps)
100
±
50
200
±
60
250
±
60
400
±
80
500
±
100
750
±
100
1000
±
200
1200
±
200
1500
±
200
2000
±
400
2500
±
400
3000
±
500
Total Delay
Change (ns)
0.70
1.40
1.75
2.80
3.50
5.25
7.00
8.40
10.50
14.00
17.50
21.00
A2-A0
A
i
T
OAX
T
AIS
NOTE: Any dash number between 100 and 3000
not shown is also available.
PW
OUT
Doc #98003
3/18/98
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1
stm32f103xx firmware library v3.5
...
qingfenglinxia stm32/stm8
Design Techniques to Reduce FPGA Power Consumption
New generations of FPGAs are getting faster, denser, and have more logic resources. So how do you ensure that power consumption doesn't increase along with all of this? Many design decisions can affec...
wanggq FPGA/CPLD
Make HIFI purer
[i=s] This post was last edited by weizhongc on 2015-3-31 10:04 [/i][font=Tahoma][size=4] [color=#000000]In fact, part of the circuit above is a screenshot from jeff XMOS, which is quite a lot on Taob...
weizhongc ADI Reference Circuit
Play with Raspberry Pi 3 + Use Matlab to control the UART port and serial port communication of Raspberry Pi
Matlab Support Package for Raspberry Pi provides access functions to external interfaces such as LED, GPIO, I2C, SPI, and UART. This article uses serial communication to read and write serial port dat...
mars4zhu Embedded System
MSP430F5529 external interrupt test
#include "msp430.h" int main( void ) { WDTCTL = WDTPW + WDTHOLD; P1DIR |= 0x01;//Set P1.0 port as output P1IE |= 0x80;//Enable P1.7 interrupt P1IES |= 0x80;//P1.7 port falling edge triggers interrupt ...
zqjqq88 Microcontroller MCU
Huawei Analog Circuit Lecture Notes
Huawei analog circuit lecture notes, very good. If you need it, please download it and have a look....
qixiangyujj Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1241  1722  479  734  57  25  35  10  15  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号