EEWORLDEEWORLDEEWORLD

Part Number

Search

GS864418

Description
2M X 36 CACHE SRAM, 7 ns, PBGA165
Categorystorage   
File Size838KB,41 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS864418 Overview

2M X 36 CACHE SRAM, 7 ns, PBGA165

GS864418 Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals165
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage2.7 V
Minimum supply/operating voltage2.3 V
Rated supply voltage2.5 V
maximum access time7 ns
Processing package description15 × 17 MM, 1 MM PITCH, FPBGA-165
stateACTIVE
packaging shapeRectangle
Package SizeGRID array, low PROFILE
surface mountYes
Terminal formBALL
Terminal spacing1 mm
terminal coatingNOT SPECIFIED
Terminal locationBOTTOM
Packaging MaterialsPlastic/Epoxy
Temperature levelINDUSTRIAL
memory width36
organize2M × 36
storage density7.55E7 deg
operating modeSynchronize
Number of digits2.10E6 words
Number of digits2M
Memory IC typecache static random access memory
serial parallelparallel
Product Preview
GS864418(B/E)/GS864436(B/E)/GS864472(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
4M x 18, 2M x 36, 1M x 72
72Mb S/DCD Sync Burst SRAMs
Flow Through/Pipeline Reads
250 MHz–133MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
The function of the Data Output register can be controlled by the user
via the FT mode . Holding the FT mode pin low places the RAM in
Flow Through mode, causing output data to bypass the Data Output
Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
The GS864418/36/72 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD SRAMs
pipeline disable commands to the same degree as read commands.
SCD SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs immediately
after the deselect command has been captured in the input registers.
DCD RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge of
clock. The user may configure this SRAM for either mode of
operation using the SCD mode input.
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
SCD and DCD Pipelined Reads
Functional Description
Applications
The GS864418/36/72 is a
75,497,472
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although of a
type originally developed for Level 2 Cache applications supporting
high performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main store to
networking chip set support.
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV), and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Byte Write and Global Write
Controls
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low) for
multi-drop bus applications and normal drive strength (ZQ floating or
high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Core and Interface Voltages
The GS864418/36/72 operates on a 2.5 V or 3.3 V power supply. All
input are 3.3 V and 2.5 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits and
are 3.3 V and 2.5 V compatible.
Parameter Synopsis
-250
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.5
3.0
4.0
385
450
540
6.5
6.5
265
290
345
-225 -200 -166 -150 -133 Unit
2.7
3.0
4.4
360
415
505
6.5
6.5
265
290
345
3.0
3.0
5.0
335
385
460
6.5
6.5
265
290
345
3.5
3.5
6.0
305
345
405
7.0
7.0
255
280
335
3.8
3.8
6.7
295
325
385
7.5
7.5
240
265
315
4.0
4.0
7.5
265
295
345
8.5
8.5
225
245
300
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 11/2004
1/41
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
About WDB and system startup
I am a newbie to vxWorks. Does anyone have any information about WDB? Also, does anyone have any information about vxWorks startup, such as what the system loads first and then runs? This information ...
langzileo Embedded System
What development mode do you use when developing LPC1114?
What development mode do you use when developing LPC1114? From programming environment to compiler to simulator...
milan111 NXP MCU
The declaration of leftover women, embarrassing! I like it!
A leftover woman declared: I want a small apartment more than a boyfriend. This speaks out our thoughts!...
小娜 Talking
IC Talent Network recruitment consultant shares: See your workplace adversity quotient through your email
Everyone who comes in must have this question: I have heard of IQ, EQ, financial quotient... but what is adversity quotient? Simply put, adversity quotient (AQ), also known as frustration quotient, re...
IC猎头 Talking
2410 usb circuit advice
How do I publish a circuit diagram? My USB debugging unit is out and I want to ask for help on how to publish a circuit diagram...
z_wkyx_b Embedded System
Create a new super group: 26993639, welcome to join
The theme of this group: research on LED resistance and capacitance voltage reduction, and discuss technical topics such as LED driver power supply--------Format: Occupation+Company+Surname. Male+R Fe...
专卖高压电容 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 245  279  1417  1587  1037  5  6  29  32  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号