EEWORLDEEWORLDEEWORLD

Part Number

Search

510BBA80M0000AAGR

Description
SINGLE FREQUENCY XO, OE PIN 2 (O
CategoryPassive components   
File Size683KB,31 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

510BBA80M0000AAGR Online Shopping

Suppliers Part Number Price MOQ In stock  
510BBA80M0000AAGR - - View Buy Now

510BBA80M0000AAGR Overview

SINGLE FREQUENCY XO, OE PIN 2 (O

510BBA80M0000AAGR Parametric

Parameter NameAttribute value
typeXO (Standard)
frequency80MHz
Functionenable/disable
outputLVDS
Voltage - Power3.3V
frequency stability±25ppm
Absolute pulling range (APR)-
Operating temperature-40°C ~ 85°C
Current - Power (maximum)23mA
grade-
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
Height - Installation (maximum)0.071"(1.80mm)
Current - Power (disabled) (maximum)18mA
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
Please help me look at the program of ht1621
I would like to ask, the following program of mine: void display(void) { unsigned char t; unsigned char seg_temp; PORTB &=~CS; PORTB &=~WR; send_data(0b10100000,3);//send 3-bit "write" mode command co...
mytostudy MCU
The course of learning microcontrollers from scratch has started.
Suitable for beginners, experts don't need to read it.What I uploaded today is the first lesson. The progress depends on the time. I think it will be 1-2 lessons a week.If you are interested, you can ...
book11 51mcu
IQ_math question help
#define _IQ11(A) (long) ((A) * 2048.0L) #define _IQ10(A) (long) ((A) * 1024.0L) #define _IQ9(A) (long) ((A) * 512.0L ) #define _IQ8(A) (long) ((A) * 256.0L) #define _IQ7(A) (long) ((A) * 128.0L) #defi...
喜鹊王子 TI Technology Forum
How women job seekers can cleverly deal with sensitive topics
When employers consider hiring female employees, they often worry that marriage and family will affect their work, so they often ask many related questions during the interview. Therefore, whether you...
eeleader Talking about work
High-quality code resources recommendation (VIII) --- Refactoring - Improving the design of existing code
[align=center][color=rgb(0, 0, 0)][backcolor=rgb(237, 235, 235)][font=微软雅黑][size=5][b]Refactoring - Improving the Design of Existing Code[/b][/size][/font][/backcolor][/color][/align] [size=4][color=#...
tiankai001 Download Centre
【Design Tools】Xilinx DCM Usage
Xilinx DCM UsageAt present, it is generally recommended to use synchronous timing circuits for large-scale designs. Synchronous timing circuits are based on clock trigger edge design and have higher r...
sdjntl FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2354  1106  2537  1678  611  48  23  52  34  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号