EEWORLDEEWORLDEEWORLD

Part Number

Search

SIT9120AC-1D2-25S25.000000X

Description
-20 TO 70C, 7050, 25PPM, 2.5V, 2
CategoryPassive components   
File Size480KB,13 Pages
ManufacturerSiTime
Environmental Compliance
Download Datasheet Parametric View All

SIT9120AC-1D2-25S25.000000X Overview

-20 TO 70C, 7050, 25PPM, 2.5V, 2

SIT9120AC-1D2-25S25.000000X Parametric

Parameter NameAttribute value
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
Height - Installation (maximum)0.039"(1.00mm)
SiT9120
Standard Frequency Differential Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
31 standard frequencies from 25 MHz to 212.5 MHz
LVPECL and LVDS output signaling types
0.6 ps RMS phase jitter (random) over 12 kHz to 20 MHz bandwidth
Frequency stability as low as ±10 ppm
Industrial and extended commercial temperature ranges
Industry-standard packages: 3.2x2.5, 5.0x3.2 and 7.0x5.0 mmxmm
For any other frequencies between 1 to 625 MHz, refer to SiT9121
and SiT9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
Frequency Stability
f
F_stab
25
-10
-20
-25
-50
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Period Jitter
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_jitt
-2
-5
-40
-20
70%
2
45
Vdd-1.1
Vdd-1.9
1.2
Typ.
3.3
2.5
100
6
6
61
1.6
300
1.2
1.2
1.2
0.6
Max.
3.63
2.75
3.63
212.5
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
500
115
1.7
1.7
1.7
0.85
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
ps
ps
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time ST pin crosses
50% threshold.
Contact SiTime for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
ST = Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 212.5 MHz - For other frequencies, T_oe = 100ns + 3 period
f = 100 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, VDD = 3.3V or 2.5V
f = 212.5 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz, all
Vdds
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
See Figure 2
Termination schemes in Figures 1 and 2 - XX ordering code
See last page for list of standard frequencies
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
Condition
LVPECL and LVDS, Common Electrical Characteristics
LVPECL, DC and AC Characteristics
RMS Phase Jitter (random)
T_phj
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
250
47
350
55
35
450
mA
mA
mV
SiTime Corporation
Rev. 1.06
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised October 3, 2014
About setting PLL register
First of all, I am a novice and just started to use DSP. Today, I encountered a problem when testing a simple LED flashing program with TMS320F2812. When I wrote 0~4 to the PLLCR register, the program...
yeguizhuan DSP and ARM Processors
How to implement ultrasonic receiving circuit?
I want to make an ultrasonic receiving circuit that receives UV-level 2.5MHz signals. Which amplifier chip should I choose?...
小王电子 Test/Measurement
Waveform drift under wince? ?
[img]http://pic.yupoo.com/pole625/81380599a8bf/ia6exy6r.jpg[/img] This is the waveform under the simulator, using the standard SDK for WinCE5.0. But when the program is loaded on wince, it becomes a d...
hy.rf Embedded System
關於程序在FLASH的燒寫區域,及生成HEX檔
[i=s] 本帖最后由 nt52241930 于 2017-6-29 09:19 编辑 [/i]請教各位 我使用CCS對我目標板先載入程序後,功能都OK 在使用CCS生成INTEL的HEX檔 之後使用K-FLASH軟件,查看目標板內芯片的FLASH值 發現由CCS生成的HEX檔與從芯片讀出的FLASH值,明顯不同想請教各位,這種情況是為什麼?? 有方式可以確認CCS生成的HEX檔嗎??以上 謝謝...
nt52241930 Microcontroller MCU
Openwrt is here, the forum is not very popular, but this year, the recognition of Altera SoC has increased significantly.
Long time no see, what are you busy with now? Are you making a lot of money? It seems that Xiaomei is making a lot of money, and he is doing very well. I have recently worked on openwrt on altera soc....
lelee007 FPGA/CPLD
Verilog program for mt48lc4m16a2
I used the SDRAM program of a privileged classmate to rewrite the program of this chip, but I always get confused and can't figure out the data write and write requests. I would like to ask all the he...
yanbing2893 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2002  952  1071  2386  822  41  20  22  49  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号